Silicon-on-insulator non-volatile memories with second-bit effect

被引:0
|
作者
Perniola, L. [1 ,2 ]
Iannaccone, G. [1 ,3 ]
机构
[1] Univ Pisa, Dipartimento Ingn Informaz, I-56122 Pisa, Italy
[2] IMEP ENSERG, F-38016 Grenoble, France
[3] CNR, IEIIT, I-56122 Pisa, Italy
关键词
D O I
10.1007/s10825-006-8833-2
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper we propose an analytical approach to investigate the electrostatic impact of very small charged regions in the gate dielectric of dual bit non-volatile memories (NVMs) Silicon-On-Insulator (SOI) cells. This original model is based on the surface potential approach and allows to investigate the behavior of NVMs in subthreshold working condition. It is particularly accurate for charged region, as small as L-2 = 10 nm and up to a charge density of Q = 10(13) cm(-2) and it is complementarity to another approach proposed for bulk devices [1]. Relevant consequences of the asymmetric charging of the storage layer on the electrical characteristics of discrete-trap memories are thoroughly analyzed: the importance of Short Channel Effects (SCEs) for the performance of these cells is highlighted. Moreover a method for extracting an "effective" distribution of charges from the transfer characteristics is derived.
引用
收藏
页码:137 / 142
页数:6
相关论文
共 50 条
  • [31] Ge-based non-volatile memories
    Wei, Na
    Zhang, Yi
    Chen, Bing
    Zhao, Yi
    [J]. JAPANESE JOURNAL OF APPLIED PHYSICS, 2020, 59 (SM)
  • [32] On In-System Programming of Non-volatile Memories
    Tsertov, Anton
    Devadze, Sergei
    Jutman, Artur
    Jasnetski, Artjom
    [J]. MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, MIXDES 2013, 2013, : 408 - 413
  • [33] Extended coset decoding scheme for multi-bit asymmetric errors in non-volatile memories
    Liu, Liwen
    Zhuang, Yiqi
    Zhang, Li
    Xin, Xiang
    [J]. IEICE ELECTRONICS EXPRESS, 2017, 14 (21):
  • [34] Harnessing Ferroelectrics for Non-volatile Memories and Logic
    Gupta, Sumeet Kumar
    Wang, Danni
    George, Sumitha
    Aziz, Ahmedullah
    Li, Xueqing
    Datta, Suman
    Narayanan, Vijaykrishnan
    [J]. PROCEEDINGS OF THE EIGHTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2017, : 29 - 34
  • [35] MATERIALS PROCESSING FOR MNOS NON-VOLATILE MEMORIES
    TOPICH, JA
    [J]. JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1983, 130 (03) : C77 - C77
  • [36] NON-VOLATILE MEMORIES ADJUST TO THE REAL WORLD
    BERESFORD, R
    [J]. ELECTRONICS, 1982, 55 (03): : 130 - 133
  • [37] Second Harmonic Generation for non-destructive characterization of silicon-on-insulator substrates
    Ionica, I.
    Pirro, L.
    Nguyen, V.
    Kaminski, A.
    Vitrant, G.
    Onestas, L.
    Cristoloveanu, S.
    Changala, J.
    Kryger, M.
    [J]. 2015 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2015, : 185 - 188
  • [38] Scalable Non-Volatile Tuning of Photonic Computational Memories by Automated Silicon Ion Implantation
    Varri, Akhil
    Taheriniya, Shabnam
    Brueckerhoff-Plueckelmann, Frank
    Bente, Ivonne
    Farmakidis, Nikolaos
    Bernhardt, Daniel
    Roesner, Harald
    Kruth, Maximilian
    Nadzeyka, Achim
    Richter, Torsten
    Wright, Christopher David
    Bhaskaran, Harish
    Wilde, Gerhard
    Pernice, Wolfram H. P.
    [J]. ADVANCED MATERIALS, 2024, 36 (08)
  • [39] A Bit-Write Reduction Method based on Error-Correcting Codes for Non-Volatile Memories
    Tawada, Masashi
    Kimura, Shinji
    Yanagisawa, Masao
    Togawa, Nozomu
    [J]. 2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 496 - 501
  • [40] Experimental and theoretical analysis of scaling issues in dual-bit discrete trap non-volatile memories
    Perniola, L
    Iannaccone, G
    De Salvo, B
    Ghibaudo, G
    Molas, G
    Gerardi, C
    Deleonibus, S
    [J]. IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2005, TECHNICAL DIGEST, 2005, : 877 - 880