Power-Delay-Area Efficient Design of Vedic Multiplier using Adaptable Manchester Carry Chain Adder

被引:0
|
作者
Katreepalli, Raghava [1 ]
Haniotakis, Themistoklis [1 ]
机构
[1] Southern Illinois Univ Carbondale, Dept Elect & Comp Engn, Carbondale, IL 62901 USA
关键词
Vedic Multipliers; power consumption; delay; power-delay product; Manchester Carry Chain adders;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multipliers are basic building blocks for many arithmetic logic units, digital signal processors, coding theory units, communication systems, image processing systems etc. So multipliers designed with high speed and power efficient are essential for high performance processing units. The speed of multiplier is limited by propagation delay of adder. Therefore, design of efficient adders is critical in high performance multipliers. Vedic multipliers is one of the fastest multipliers which are focused recently. In this paper, we propose an power-delay efficient design of Vedic multiplier using adaptable Manchester Carry Chain adders (MCC) in a hierarchal approach. The proposed Vedic multiplier design using MCC is evaluated and analyzed in terms of power, delay and area in a standard 45nm CMOS technology in CADENCE. The proposed Vedic multiplier design using MCC has lower power-delay product requirement than existing Vedic multiplier architectures.
引用
下载
收藏
页码:1418 / 1422
页数:5
相关论文
共 50 条
  • [21] Area and Power Efficient Carry Select Adder using 8T Full Adder
    Sathyabhama, B.
    Deepika, M.
    Deepthi, S.
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 969 - 973
  • [22] Design of High Speed Vedic Multiplier using Multiplexer based Adder
    Antony, Saji. M.
    Prasanthi, S. Sri Ranjani
    Indu, S.
    Pandey, Rajeshwari
    2015 INTERNATIONAL CONFERENCE ON CONTROL COMMUNICATION & COMPUTING INDIA (ICCC), 2015, : 448 - 453
  • [23] Design of Low Power Multiplier with Less Area Using Quaternary Carry Increment Adder for New-Fangled Processors
    K. Gavaskar
    D. Malathi
    G. Ravivarma
    P. S. Priyatharshan
    S. Rajeshwari
    B. Sanjay
    Wireless Personal Communications, 2023, 128 : 1417 - 1435
  • [24] Design of Low Power Multiplier with Less Area Using Quaternary Carry Increment Adder for New-Fangled Processors
    Gavaskar, K.
    Malathi, D.
    Ravivarma, G.
    Priyatharshan, P. S.
    Rajeshwari, S.
    Sanjay, B.
    WIRELESS PERSONAL COMMUNICATIONS, 2023, 128 (02) : 1417 - 1435
  • [25] Optimizing Area of Vedic Multiplier using Brent-Kung Adder.
    Anand, V.
    Vijayakumar, V.
    RESEARCH JOURNAL OF PHARMACEUTICAL BIOLOGICAL AND CHEMICAL SCIENCES, 2016, 7 (03): : 1178 - 1185
  • [26] Low Power And Area Efficient Wallace Tree Multiplier Using Carry Select Adder With Binary To Excess-1 Converter
    Kesava, R. Bala Sai
    Sindhuri, K. Bala
    rao, B. Lingeswara
    Kumar, N. Udava
    2016 CONFERENCE ON ADVANCES IN SIGNAL PROCESSING (CASP), 2016, : 248 - 253
  • [27] Implementation of MAC using Area Efficient and Reduced Delay Vedic Multiplier Targeted at FPGA Architectures
    Paldurai, K.
    Hariharan, K.
    Karthikeyan, G. C.
    Lakshmanan, K.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATION AND NETWORK TECHNOLOGIES (ICCNT), 2014, : 238 - 242
  • [28] Area, power efficient Vedic multiplier architecture using novel 4:2 compressor
    Swati Shetkar
    Sanjay Koli
    Sādhanā, 48
  • [29] Area and power efficient decimal carry-free adder
    Han, Liu
    Zhang, Hao
    Ko, Seok-Bum
    ELECTRONICS LETTERS, 2015, 51 (23) : 1852 - 1853
  • [30] Area, power efficient Vedic multiplier architecture using novel 4:2 compressor
    Shetkar, Swati
    Koli, Sanjay
    SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2023, 48 (04):