Area, power efficient Vedic multiplier architecture using novel 4:2 compressor

被引:1
|
作者
Shetkar, Swati [1 ]
Koli, Sanjay [2 ]
机构
[1] GH Raisoni Coll Engn & Management, Dept Elect & Telecommun, Pune, Maharashtra, India
[2] Ajeenkya DY Patil Sch Engn, Dept Elect & Commun, Pune, Maharashtra, India
关键词
4:2 Compressor; Vedic multiplier; Urdhva-tiryagbhyam; Vedic mathematics;
D O I
10.1007/s12046-023-02274-1
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A multiplier is a key component in arithmetic and logical units. So low power consuming, area efficient speedy multiplier architecture is need of today's Arithmetic and Logic Unit. In the ancient Indian Vedic mathematics, the Urdhvatiryagbhyam sutra gives a multiplication methodology. Vedic multiplier improves the performance parameters of the digital circuit logically as well as physically. The performance of the multiplier depends upon a reduction in partial product generation. This is achieved with the help of a 4:2 compressor. In this paper, a logically improved, area-optimized 4:2 compressor is proposed. The proposed design is implemented in standard CMOS 45 nm technology and analyzed the results post layout design. For performance analysis, the novel proposed 4:2 compressor is used in a Vedic multiplier. After simulation, we get results which shows that the proposed compressor has 62.95% of power reduction and 53.31% delay reduction compared to the conventional compressor. The compressor shows a 44.34-10.57% reduction in ADP and 149.84-12.59% reduction in PDP against present variants. The proposed 4 Bit Vedic multiplier shows a 9.633% power reduction compared to the Vedic multiplier with a conventional compressor. The 4 Bit Vedic multiplier shows a 44.877-7.14% reduction in Area-Delay product and 27.99-0.22% reduction in Power-Delay product against present variants.
引用
收藏
页数:7
相关论文
共 50 条
  • [1] Area, power efficient Vedic multiplier architecture using novel 4:2 compressor
    Swati Shetkar
    Sanjay Koli
    Sādhanā, 48
  • [2] Novel Architecture for Area and Delay efficient Vedic Multiplier
    Goel, Aayush
    Gupta, Ankit
    Kumar, Maninder
    Pandey, Neeta
    2017 RECENT DEVELOPMENTS IN CONTROL, AUTOMATION AND POWER ENGINEERING (RDCAPE), 2017, : 45 - 48
  • [3] An area efficient vedic multiplier for FFT processor implementation using 4-2 compressor adder
    Dhanasekar, S.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (06) : 935 - 951
  • [4] Area-Power Efficient Vedic Multiplier Using Compressors
    Abhilash, R.
    Raju, I. B. K.
    Chary, Gnaneshwara
    Dubey, Sanjay
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [5] Area Efficient Modified Vedic Multiplier
    Ram, G. Challa
    Rani, D. Sudha
    Lakshmanna, Y. Rama
    Sindhuri, K. Bala
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
  • [6] A time-area-power efficient multiplier and square architecture based on ancient Indian Vedic Mathematics
    Thapliyal, H
    Arabnia, HR
    ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 434 - 439
  • [7] Energy and area efficient hierarchy multiplier architecture based on Vedic mathematics and GDI logic
    Shoba, Mohan
    Nakkeeran, Rangaswamy
    ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH, 2017, 20 (01): : 321 - 331
  • [8] Speed, power and area efficient 2D FIR digital filter using vedic multiplier with predictor and reusable logic
    V. Dyana Christilda
    A. Milton
    Analog Integrated Circuits and Signal Processing, 2021, 108 : 323 - 333
  • [9] Design of Area and Delay Efficient Vedic Multiplier Using Carry Select Adder
    Gokhale, G. R.
    Gokhale, S. R.
    2015 IEEE INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING (ICIP), 2015, : 295 - 300
  • [10] Speed, power and area efficient 2D FIR digital filter using vedic multiplier with predictor and reusable logic
    Christilda, V. Dyana
    Milton, A.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 108 (02) : 323 - 333