共 50 条
- [41] AREA EFFICIENT HIGH SPEED LOW POWER MULTIPLIER ARCHITECTURE FOR MULTIRATE FILTER DESIGN 2013 IEEE INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMPUTING, COMMUNICATION AND NANOTECHNOLOGY (ICE-CCN'13), 2013, : 109 - 116
- [43] An Efficient Approach to Implement Multiplier using Vedic Maths Squaring Technique PROCEEDINGS OF THE 2019 6TH INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2019, : 90 - 93
- [44] Optimizing the Montgomery Modular Multiplier for a Power- and Area-Efficient Hardware Architecture 2020 IEEE 63RD INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2020, : 1084 - 1087
- [46] A Novel Low Power 4:2 Compressor using FinFET Devices Analog Integrated Circuits and Signal Processing, 2022, 112 : 127 - 139
- [48] COMPRESSOR BASED 8x8 BIT VEDIC MULTIPLIER USING REVERSIBLE LOGIC PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 174 - 178
- [49] Optimizing Area of Vedic Multiplier using Brent-Kung Adder. RESEARCH JOURNAL OF PHARMACEUTICAL BIOLOGICAL AND CHEMICAL SCIENCES, 2016, 7 (03): : 1178 - 1185
- [50] Reduction of I/O Power Using Energy Efficient HSTL I/O Standard in Vedic Multiplier on FPGA 2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1514 - 1518