Area, power efficient Vedic multiplier architecture using novel 4:2 compressor

被引:1
|
作者
Shetkar, Swati [1 ]
Koli, Sanjay [2 ]
机构
[1] GH Raisoni Coll Engn & Management, Dept Elect & Telecommun, Pune, Maharashtra, India
[2] Ajeenkya DY Patil Sch Engn, Dept Elect & Commun, Pune, Maharashtra, India
关键词
4:2 Compressor; Vedic multiplier; Urdhva-tiryagbhyam; Vedic mathematics;
D O I
10.1007/s12046-023-02274-1
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A multiplier is a key component in arithmetic and logical units. So low power consuming, area efficient speedy multiplier architecture is need of today's Arithmetic and Logic Unit. In the ancient Indian Vedic mathematics, the Urdhvatiryagbhyam sutra gives a multiplication methodology. Vedic multiplier improves the performance parameters of the digital circuit logically as well as physically. The performance of the multiplier depends upon a reduction in partial product generation. This is achieved with the help of a 4:2 compressor. In this paper, a logically improved, area-optimized 4:2 compressor is proposed. The proposed design is implemented in standard CMOS 45 nm technology and analyzed the results post layout design. For performance analysis, the novel proposed 4:2 compressor is used in a Vedic multiplier. After simulation, we get results which shows that the proposed compressor has 62.95% of power reduction and 53.31% delay reduction compared to the conventional compressor. The compressor shows a 44.34-10.57% reduction in ADP and 149.84-12.59% reduction in PDP against present variants. The proposed 4 Bit Vedic multiplier shows a 9.633% power reduction compared to the Vedic multiplier with a conventional compressor. The 4 Bit Vedic multiplier shows a 44.877-7.14% reduction in Area-Delay product and 27.99-0.22% reduction in Power-Delay product against present variants.
引用
收藏
页数:7
相关论文
共 50 条
  • [41] AREA EFFICIENT HIGH SPEED LOW POWER MULTIPLIER ARCHITECTURE FOR MULTIRATE FILTER DESIGN
    Mariammal, K.
    Rani, S. P. Joy Vasantha
    Kohila, T.
    2013 IEEE INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMPUTING, COMMUNICATION AND NANOTECHNOLOGY (ICE-CCN'13), 2013, : 109 - 116
  • [42] FPGA Implementation of a Resource Efficient Vedic Multiplier using SPST Adders
    Gowreesrinivas, K. V.
    Sabbavarapu, Srinivas
    Samundiswary, Punniakodi
    ENGINEERING TECHNOLOGY & APPLIED SCIENCE RESEARCH, 2023, 13 (03) : 10698 - 10702
  • [43] An Efficient Approach to Implement Multiplier using Vedic Maths Squaring Technique
    Gupta, Ashi
    Kumawat, Pritish
    Kaur, Gunjeet
    PROCEEDINGS OF THE 2019 6TH INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2019, : 90 - 93
  • [44] Optimizing the Montgomery Modular Multiplier for a Power- and Area-Efficient Hardware Architecture
    Leme, Mateus Terribele
    Paim, Guilherme
    Rocha, Leandro M. G.
    Uckert, Patricia
    Lima, Vitor G.
    Soarest, Rafael
    da Costat, Eduardo A. C.
    Bampi, Sergio
    2020 IEEE 63RD INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2020, : 1084 - 1087
  • [45] A Novel Low Power 4:2 Compressor using FinFET Devices
    Riaz, Anjum
    Sharma, Vijay Kumar
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 112 (01) : 127 - 139
  • [46] A Novel Low Power 4:2 Compressor using FinFET Devices
    Anjum Riaz
    Vijay Kumar Sharma
    Analog Integrated Circuits and Signal Processing, 2022, 112 : 127 - 139
  • [47] Design of area-speed efficient Anurupyena Vedic multiplier for deep learning applications
    Kalaiselvi, C. M.
    Sabeenian, R. S.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 119 (03) : 521 - 533
  • [48] COMPRESSOR BASED 8x8 BIT VEDIC MULTIPLIER USING REVERSIBLE LOGIC
    Lakshmi, G. Sree
    Fatima, Kaleem
    Madhavi, B. K.
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS) 2016, 2016, : 174 - 178
  • [49] Optimizing Area of Vedic Multiplier using Brent-Kung Adder.
    Anand, V.
    Vijayakumar, V.
    RESEARCH JOURNAL OF PHARMACEUTICAL BIOLOGICAL AND CHEMICAL SCIENCES, 2016, 7 (03): : 1178 - 1185
  • [50] Reduction of I/O Power Using Energy Efficient HSTL I/O Standard in Vedic Multiplier on FPGA
    Goswami, Kavita
    Pandey, Bishwajeet
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1514 - 1518