Area, power efficient Vedic multiplier architecture using novel 4:2 compressor

被引:1
|
作者
Shetkar, Swati [1 ]
Koli, Sanjay [2 ]
机构
[1] GH Raisoni Coll Engn & Management, Dept Elect & Telecommun, Pune, Maharashtra, India
[2] Ajeenkya DY Patil Sch Engn, Dept Elect & Commun, Pune, Maharashtra, India
关键词
4:2 Compressor; Vedic multiplier; Urdhva-tiryagbhyam; Vedic mathematics;
D O I
10.1007/s12046-023-02274-1
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
A multiplier is a key component in arithmetic and logical units. So low power consuming, area efficient speedy multiplier architecture is need of today's Arithmetic and Logic Unit. In the ancient Indian Vedic mathematics, the Urdhvatiryagbhyam sutra gives a multiplication methodology. Vedic multiplier improves the performance parameters of the digital circuit logically as well as physically. The performance of the multiplier depends upon a reduction in partial product generation. This is achieved with the help of a 4:2 compressor. In this paper, a logically improved, area-optimized 4:2 compressor is proposed. The proposed design is implemented in standard CMOS 45 nm technology and analyzed the results post layout design. For performance analysis, the novel proposed 4:2 compressor is used in a Vedic multiplier. After simulation, we get results which shows that the proposed compressor has 62.95% of power reduction and 53.31% delay reduction compared to the conventional compressor. The compressor shows a 44.34-10.57% reduction in ADP and 149.84-12.59% reduction in PDP against present variants. The proposed 4 Bit Vedic multiplier shows a 9.633% power reduction compared to the Vedic multiplier with a conventional compressor. The 4 Bit Vedic multiplier shows a 44.877-7.14% reduction in Area-Delay product and 27.99-0.22% reduction in Power-Delay product against present variants.
引用
收藏
页数:7
相关论文
共 50 条
  • [11] High Speed and Area Efficient Discrete Wavelet Transform using Vedic Multiplier
    Tripathi, Satyendra
    Singh, Ashutosh Kumar
    2015 INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2015, : 363 - 367
  • [12] Power-Delay-Area Efficient Design of Vedic Multiplier using Adaptable Manchester Carry Chain Adder
    Katreepalli, Raghava
    Haniotakis, Themistoklis
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1418 - 1422
  • [13] Design of energy efficient N-bit vedic multiplier for low power hardware architecture
    Sridevi, A.
    Sathiya, A.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024,
  • [14] Power efficient multiplier using Vedic algorithm and self bias transistor technique
    Choudhary, Kuldeep
    Jadav, Sunil
    Tayal, Shubham
    Kaur, Preet
    Rai, Lalit
    Sharma, Rajneesh
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (11) : 2085 - 2099
  • [15] Design of Vedic-Multiplier using Area-Efficient Carry Select Adder
    Gokhale, G. R.
    Bahirgonde, P. D.
    2015 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2015, : 576 - 581
  • [16] Design of High Performance 8 bit Vedic Multiplier using Compressor
    Gupta, Radheshyam
    Dhar, Rajdeep
    Baishnab, K. L.
    Mehedi, Jishan
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENGINEERING AND TECHNOLOGY (ICAET), 2014,
  • [17] Area and Energy-Efficient 4-2 Compressor Design for Tree Multiplier Implementation
    Mohan, Shoba
    Rangaswamy, Nakkeeran
    PROCEEDINGS OF THE NATIONAL ACADEMY OF SCIENCES INDIA SECTION A-PHYSICAL SCIENCES, 2020, 90 (02) : 337 - 344
  • [18] Area and Energy-Efficient 4-2 Compressor Design for Tree Multiplier Implementation
    Shoba Mohan
    Nakkeeran Rangaswamy
    Proceedings of the National Academy of Sciences, India Section A: Physical Sciences, 2020, 90 : 337 - 344
  • [19] Implementation of an Efficient Multiplier Using the Vedic Multiplication Algorithm
    Gulati, Paras
    Yadav, Harsh
    KumarTaleja, Manoj
    2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND AUTOMATION (ICCCA), 2016, : 1440 - 1443
  • [20] VLSI Architecture for delay efficient 32-bit Multiplier using Vedic Mathematic sutras
    Ram, G. Challa
    Rani, D. Sudha
    Balasaikesava, R.
    Sindhuri, K. Bala
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1873 - 1877