Power-Delay-Area Efficient Design of Vedic Multiplier using Adaptable Manchester Carry Chain Adder

被引:0
|
作者
Katreepalli, Raghava [1 ]
Haniotakis, Themistoklis [1 ]
机构
[1] Southern Illinois Univ Carbondale, Dept Elect & Comp Engn, Carbondale, IL 62901 USA
关键词
Vedic Multipliers; power consumption; delay; power-delay product; Manchester Carry Chain adders;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multipliers are basic building blocks for many arithmetic logic units, digital signal processors, coding theory units, communication systems, image processing systems etc. So multipliers designed with high speed and power efficient are essential for high performance processing units. The speed of multiplier is limited by propagation delay of adder. Therefore, design of efficient adders is critical in high performance multipliers. Vedic multipliers is one of the fastest multipliers which are focused recently. In this paper, we propose an power-delay efficient design of Vedic multiplier using adaptable Manchester Carry Chain adders (MCC) in a hierarchal approach. The proposed Vedic multiplier design using MCC is evaluated and analyzed in terms of power, delay and area in a standard 45nm CMOS technology in CADENCE. The proposed Vedic multiplier design using MCC has lower power-delay product requirement than existing Vedic multiplier architectures.
引用
下载
收藏
页码:1418 / 1422
页数:5
相关论文
共 50 条
  • [1] Design of Area and Delay Efficient Vedic Multiplier Using Carry Select Adder
    Gokhale, G. R.
    Gokhale, S. R.
    2015 IEEE INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING (ICIP), 2015, : 295 - 300
  • [2] Design of Vedic-Multiplier using Area-Efficient Carry Select Adder
    Gokhale, G. R.
    Bahirgonde, P. D.
    2015 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2015, : 576 - 581
  • [3] Delay and area efficient approximate multiplier using reverse carry propagate full adder
    Arulkarthick, V. J.
    Rathinaswamy, Abinaya
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 74 (74)
  • [4] An efficient design of Vedic multiplier using ripple carry adder in Quantum-dot Cellular Automata
    Chudasama, Ashvin
    Sasamal, Trailokya Nath
    Yadav, Jyoti
    COMPUTERS & ELECTRICAL ENGINEERING, 2018, 65 : 527 - 542
  • [5] Design of Area-Power-Delay Efficient Square Root Carry Select Adder
    Kamble, Chetan
    Siddharth, R. K.
    Patidar, Shivnarayan
    Vasantha, M. H.
    Kumar, Nithin Y. B.
    2018 IEEE 4TH INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2018), 2018, : 80 - 85
  • [6] Design of Low Power and High Speed Modified Carry Select Adder for 16 bit Vedic Multiplier
    Prasad, Bhavani Y.
    Chokkakula, Ganesh
    Reddy, Srikanth P.
    Samhitha, N. R.
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [7] Area-Delay-Power Efficient Carry-Select Adder
    Mohanty, Basant Kumar
    Patel, Sujit Kumar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (06) : 418 - 422
  • [8] GDI Based Area Delay Power Efficient Carry Select Adder
    Soundharya, M.
    Arunkumar, R.
    PROCEEDINGS OF 2015 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2015,
  • [9] Area-Power Efficient Vedic Multiplier Using Compressors
    Abhilash, R.
    Raju, I. B. K.
    Chary, Gnaneshwara
    Dubey, Sanjay
    2015 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, SIGNALS, COMMUNICATION AND OPTIMIZATION (EESCO), 2015,
  • [10] Novel Architecture for Area and Delay efficient Vedic Multiplier
    Goel, Aayush
    Gupta, Ankit
    Kumar, Maninder
    Pandey, Neeta
    2017 RECENT DEVELOPMENTS IN CONTROL, AUTOMATION AND POWER ENGINEERING (RDCAPE), 2017, : 45 - 48