Power-Delay-Area Efficient Design of Vedic Multiplier using Adaptable Manchester Carry Chain Adder

被引:0
|
作者
Katreepalli, Raghava [1 ]
Haniotakis, Themistoklis [1 ]
机构
[1] Southern Illinois Univ Carbondale, Dept Elect & Comp Engn, Carbondale, IL 62901 USA
关键词
Vedic Multipliers; power consumption; delay; power-delay product; Manchester Carry Chain adders;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multipliers are basic building blocks for many arithmetic logic units, digital signal processors, coding theory units, communication systems, image processing systems etc. So multipliers designed with high speed and power efficient are essential for high performance processing units. The speed of multiplier is limited by propagation delay of adder. Therefore, design of efficient adders is critical in high performance multipliers. Vedic multipliers is one of the fastest multipliers which are focused recently. In this paper, we propose an power-delay efficient design of Vedic multiplier using adaptable Manchester Carry Chain adders (MCC) in a hierarchal approach. The proposed Vedic multiplier design using MCC is evaluated and analyzed in terms of power, delay and area in a standard 45nm CMOS technology in CADENCE. The proposed Vedic multiplier design using MCC has lower power-delay product requirement than existing Vedic multiplier architectures.
引用
下载
收藏
页码:1418 / 1422
页数:5
相关论文
共 50 条
  • [41] Design and Implementation of Modified Vedic Multiplier Using Modified Decoder-Based Adder
    Kumari, Arti
    Kharwar, Saurabh
    Singh, Sangeeta
    Mohammed, Mustafa K. A.
    Zaki, Salim M.
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGIES AND INTELLIGENT SYSTEMS, ICETIS 2022, VOL 2, 2023, 573 : 207 - 215
  • [42] Design of an Efficient Multiplier Using Vedic Mathematics and Reversible Logic
    Gowthami, P.
    Satyanarayana, R. V. S.
    2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH, 2016, : 601 - 604
  • [43] Design and Implementation of Energy Efficient Vedic Multiplier using FPGA
    Patil, Hemangi P.
    Sawant, S. D.
    2015 IEEE INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING (ICIP), 2015, : 206 - 210
  • [44] Area-Delay Efficient and Low-Power Carry Skip Adder for High Performance Computing Systems
    Patel, Sujit Kumar
    Garg, Bharat
    Mahajan, Anurag
    Rai, Shireesh Kumar
    2019 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2019), 2019, : 300 - 303
  • [45] Design of Adaptive Filter Using Vedic Multiplier for Low Power
    Chowdari, Ch. Pratyusha
    Seventline, J. Beatrice
    INFORMATION SYSTEMS DESIGN AND INTELLIGENT APPLICATIONS, VOL 2, INDIA 2016, 2016, 434 : 413 - 424
  • [46] Design of Low Power Barrel Shifter and Vedic Multiplier with Kogge-Stone Adder Using Reversible Logic Gates
    Nikhil, G., V
    Vaibhav, B. P.
    Naik, Vishnu G.
    Premananda, B. S.
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1690 - 1694
  • [47] Design of area efficient VLSI architecture for carry select adder using logic optimization technique
    Kandula, Bala Sindhuri
    Kalluru, Padma Vasavi
    Inty, Santi Prabha
    COMPUTATIONAL INTELLIGENCE, 2021, 37 (03) : 1155 - 1165
  • [48] Design and implementation of low power and high speed multiplier using quaternary carry look-ahead adder
    Muralidharan, V
    Kumar, N. Sathish
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 75
  • [49] Design and Implementation of a Power and Speed Efficient Carry Select Adder on FPGA
    Chawla, Simarpreet Singh
    Aggarwal, Swapnil
    Goel, Nidhi
    Bhatia, Mantek Singh
    PROCEEDINGS OF THE 10TH INDIACOM - 2016 3RD INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT, 2016, : 571 - 576
  • [50] Optimized vedic multiplier using low power 13T hybrid full adder
    Jhamb, Mansi
    Kumar, Manoj
    JOURNAL OF INFORMATION & OPTIMIZATION SCIENCES, 2023, 44 (04): : 675 - 687