Power-Delay-Area Efficient Design of Vedic Multiplier using Adaptable Manchester Carry Chain Adder

被引:0
|
作者
Katreepalli, Raghava [1 ]
Haniotakis, Themistoklis [1 ]
机构
[1] Southern Illinois Univ Carbondale, Dept Elect & Comp Engn, Carbondale, IL 62901 USA
关键词
Vedic Multipliers; power consumption; delay; power-delay product; Manchester Carry Chain adders;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Multipliers are basic building blocks for many arithmetic logic units, digital signal processors, coding theory units, communication systems, image processing systems etc. So multipliers designed with high speed and power efficient are essential for high performance processing units. The speed of multiplier is limited by propagation delay of adder. Therefore, design of efficient adders is critical in high performance multipliers. Vedic multipliers is one of the fastest multipliers which are focused recently. In this paper, we propose an power-delay efficient design of Vedic multiplier using adaptable Manchester Carry Chain adders (MCC) in a hierarchal approach. The proposed Vedic multiplier design using MCC is evaluated and analyzed in terms of power, delay and area in a standard 45nm CMOS technology in CADENCE. The proposed Vedic multiplier design using MCC has lower power-delay product requirement than existing Vedic multiplier architectures.
引用
下载
收藏
页码:1418 / 1422
页数:5
相关论文
共 50 条
  • [31] Design of less time delay Multiplier using vedic mathematics
    Dogra, Megha
    Balamurugan, V
    PROCEEDINGS OF 2016 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2016,
  • [32] A power efficient carry save adder and modified carry save adder using CMOS technology
    Mahalakshmi, R.
    Sasilatha, T.
    2013 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2013, : 345 - 349
  • [33] Design of Low Power Multiplier with Energy Efficient Full Adder Using DPTAAL
    Kumar, A. Kishore
    Somasundareswari, D.
    Duraisamy, V.
    Pradeepa, T. Shunbaga
    VLSI DESIGN, 2013,
  • [34] Realization of Multiplier Using Delay Efficient Cyclic Redundant Adder
    Dheepika, K.
    Jevasankari, K. S.
    Chandhar, Vippin
    Kailath, Binsu J.
    VLSI DESIGN AND TEST, 2017, 711 : 36 - 47
  • [35] A fast and power-saving self-timed Manchester carry-bypass adder for booth multiplier-accumulator design
    Wey, IC
    Chow, HC
    Chen, YG
    Wu, AY
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 50 - 53
  • [36] An Area-Efficient Carry Select Adder Design by using 180 nm Technology
    Wadhwa, Garish Kumar
    Grover, Amit
    Grover, Neeti
    GurpreetSingh
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2013, 4 (01) : 119 - 122
  • [37] Design of Area Efficient Unified Binary/Decimal Adder/Subtractor Using Triple Carry Based Prefix Adder
    Krishnan, Thiruvenkadam
    Anguraj, Parthibaraj
    Saravanan, S.
    Vidya, A.
    Sivanandam, K.
    8th International Conference on Advanced Computing and Communication Systems, ICACCS 2022, 2022, : 1720 - 1725
  • [38] Low-Power and Area-Efficient Carry Select Adder
    Ramkumar, B.
    Kittur, Harish M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (02) : 371 - 375
  • [39] Area and Delay Carry Select Adder Using Brent Kung Architecture
    Krishnamoorthy, Raja
    Durgadevi, S.
    Maheshwari, S.
    2017 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, INSTRUMENTATION AND COMMUNICATION ENGINEERING (ICEICE), 2017,
  • [40] Design of Area-Delay Efficient Parallel Adder
    Ganesh, K. V.
    Rao, V. Malleswara
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND APPLICATIONS, 2017, 467 : 341 - 349