Design of Low Power Multiplier with Less Area Using Quaternary Carry Increment Adder for New-Fangled Processors

被引:0
|
作者
K. Gavaskar
D. Malathi
G. Ravivarma
P. S. Priyatharshan
S. Rajeshwari
B. Sanjay
机构
[1] Kongu Engineering College,Department of Electronics and Communication Engineering
来源
关键词
Quaternary signed-digits; Carry increment adder; Multiplier and low power;
D O I
暂无
中图分类号
学科分类号
摘要
Multiplication is one of the most basic processes, in digital signal processing applications. To process the instructions, most processors require multiplication. Because multipliers are employed in almost all arithmetic operations, they consume the majority of time and power. As a nutshell, the multiplier's efficiency is critical in terms of enhancing processor performance. The array multiplier is one of the most efficient multipliers since it is both quick and simple. However, power consumption is high. The basic components of an array multiplier are adders. The multiplier's efficiency will improve if the adders are much more efficient. The prior study used Complementary Metal Oxide Semiconductor (CMOS) to construct a Quaternary Carry-Lookahead Adder (CLA) that substitutes the adder circuit in the array multiplier. Quaternary number system circuits are quicker than binary number system circuits and can execute arithmetic operations without carry. However, Quaternary circuits take up more space. As a solution, the Quaternary Carry Increment Adder (CIA) is proposed. The proposed adder consumes less power and occupies less area than the existing Quaternary CLA. In the array multiplier, the Quaternary CIA substitutes the Quaternary CLA. This helps to lower the multiplier's power and area consumption. Tanner EDA tool is used to designing the circuits and were simulated with 180 nm technology. Various parameters such as delay, power and power-delay product of the existing and the proposed are measured and compared.
引用
下载
收藏
页码:1417 / 1435
页数:18
相关论文
共 46 条
  • [1] Design of Low Power Multiplier with Less Area Using Quaternary Carry Increment Adder for New-Fangled Processors
    Gavaskar, K.
    Malathi, D.
    Ravivarma, G.
    Priyatharshan, P. S.
    Rajeshwari, S.
    Sanjay, B.
    WIRELESS PERSONAL COMMUNICATIONS, 2023, 128 (02) : 1417 - 1435
  • [2] Design and implementation of low power and high speed multiplier using quaternary carry look-ahead adder
    Muralidharan, V
    Kumar, N. Sathish
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 75
  • [3] Design of Area and Delay Efficient Vedic Multiplier Using Carry Select Adder
    Gokhale, G. R.
    Gokhale, S. R.
    2015 IEEE INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING (ICIP), 2015, : 295 - 300
  • [4] Power-Delay-Area Efficient Design of Vedic Multiplier using Adaptable Manchester Carry Chain Adder
    Katreepalli, Raghava
    Haniotakis, Themistoklis
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1418 - 1422
  • [5] Design of Vedic-Multiplier using Area-Efficient Carry Select Adder
    Gokhale, G. R.
    Bahirgonde, P. D.
    2015 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2015, : 576 - 581
  • [6] DESIGN OF LOW POWER CARRY SKIP ADDER USING DTCMOS
    Kumar, T. R. Dinesh
    Sundaram, K. Mohana
    Bennet, M. Anto
    Aruna, R.
    Meena, B.
    Mohanapriya, M.
    INTERNATIONAL JOURNAL ON SMART SENSING AND INTELLIGENT SYSTEMS, 2022, 10 (05): : 284 - 294
  • [7] Low Power VLSI Design for Power and Area Effective Utilisation of Carry Select Adder
    Manjunatha, G. C.
    Singh, R. P.
    2017 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN COMPUTER, ELECTRICAL, ELECTRONICS AND COMMUNICATION (CTCEEC), 2017, : 606 - 610
  • [8] Design of area efficient and Low power Square Root Carry Select Adder
    Jayachandran, T.
    Sharmilee, K.
    Sangeetha, K. K.
    BIOSCIENCE BIOTECHNOLOGY RESEARCH COMMUNICATIONS, 2020, 13 (06): : 153 - 156
  • [9] Design of Low-Power Square Root Carry Select Adder and Wallace Tree Multiplier Using Adiabatic Logic
    Ganavi, M. G.
    Premananda, B. S.
    EMERGING RESEARCH IN ELECTRONICS, COMPUTER SCIENCE AND TECHNOLOGY, ICERECT 2018, 2019, 545 : 767 - 781
  • [10] Low Power And Area Efficient Wallace Tree Multiplier Using Carry Select Adder With Binary To Excess-1 Converter
    Kesava, R. Bala Sai
    Sindhuri, K. Bala
    rao, B. Lingeswara
    Kumar, N. Udava
    2016 CONFERENCE ON ADVANCES IN SIGNAL PROCESSING (CASP), 2016, : 248 - 253