Design of Low Power Multiplier with Less Area Using Quaternary Carry Increment Adder for New-Fangled Processors

被引:0
|
作者
K. Gavaskar
D. Malathi
G. Ravivarma
P. S. Priyatharshan
S. Rajeshwari
B. Sanjay
机构
[1] Kongu Engineering College,Department of Electronics and Communication Engineering
来源
关键词
Quaternary signed-digits; Carry increment adder; Multiplier and low power;
D O I
暂无
中图分类号
学科分类号
摘要
Multiplication is one of the most basic processes, in digital signal processing applications. To process the instructions, most processors require multiplication. Because multipliers are employed in almost all arithmetic operations, they consume the majority of time and power. As a nutshell, the multiplier's efficiency is critical in terms of enhancing processor performance. The array multiplier is one of the most efficient multipliers since it is both quick and simple. However, power consumption is high. The basic components of an array multiplier are adders. The multiplier's efficiency will improve if the adders are much more efficient. The prior study used Complementary Metal Oxide Semiconductor (CMOS) to construct a Quaternary Carry-Lookahead Adder (CLA) that substitutes the adder circuit in the array multiplier. Quaternary number system circuits are quicker than binary number system circuits and can execute arithmetic operations without carry. However, Quaternary circuits take up more space. As a solution, the Quaternary Carry Increment Adder (CIA) is proposed. The proposed adder consumes less power and occupies less area than the existing Quaternary CLA. In the array multiplier, the Quaternary CIA substitutes the Quaternary CLA. This helps to lower the multiplier's power and area consumption. Tanner EDA tool is used to designing the circuits and were simulated with 180 nm technology. Various parameters such as delay, power and power-delay product of the existing and the proposed are measured and compared.
引用
收藏
页码:1417 / 1435
页数:18
相关论文
共 46 条
  • [31] Design of FIR Filter Using Low-Power and High-Speed Carry Select Adder for Low-Power DSP Applications
    Swetha, Siliveri
    Reddy, N. Siva Sankara
    IETE JOURNAL OF RESEARCH, 2023, 70 (04) : 4083 - 4096
  • [32] Design a 4-Bit Carry Look-Ahead Adder Using Pass Transistor for Less Power Consumption and Maximization of Speed
    Khan, Burhan
    Pattanaik, Suraj
    ADVANCES IN DATA SCIENCE AND MANAGEMENT, 2020, 37 : 531 - 542
  • [33] Retraction Note to: Low power area optimized and high speed carry select adder using optimized half sum and carry generation unit for FIR filter
    R. Sakthivel
    G. Ragunath
    Journal of Ambient Intelligence and Humanized Computing, 2023, 14 (Suppl 1) : 601 - 601
  • [34] RETRACTED ARTICLE: Low power area optimized and high speed carry select adder using optimized half sum and carry generation unit for FIR filter
    R. Sakthivel
    G. Ragunath
    Journal of Ambient Intelligence and Humanized Computing, 2021, 12 : 5513 - 5524
  • [35] Design of Low Power Barrel Shifter and Vedic Multiplier with Kogge-Stone Adder Using Reversible Logic Gates
    Nikhil, G., V
    Vaibhav, B. P.
    Naik, Vishnu G.
    Premananda, B. S.
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1690 - 1694
  • [36] Low Power 4x4 Bit Multiplier Design using Dadda Algorithm and Optimized Full Adder
    Riaz, Muhammad Hussnain
    Ahmed, Syed Adrees
    Javaid, Qasim
    Kamal, Tariq
    PROCEEDINGS OF 2018 15TH INTERNATIONAL BHURBAN CONFERENCE ON APPLIED SCIENCES AND TECHNOLOGY (IBCAST), 2018, : 392 - 396
  • [37] Cascaded Carry-Select Adder (C2SA):: A new structure for low-power CSA design
    Chen, YR
    Li, H
    Roy, K
    Koh, CK
    ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, : 115 - 118
  • [38] RETRACTED: Low power area optimized and high speed carry select adder using optimized half sum and carry generation unit for FIR filter (Retracted Article)
    Sakthivel, R.
    Ragunath, G.
    JOURNAL OF AMBIENT INTELLIGENCE AND HUMANIZED COMPUTING, 2021, 12 (05) : 5513 - 5524
  • [39] Design of Low Power and High-Speed 16-bit Square Root Carry Select Adder using AL
    Bajpai, Archit
    Anuraj, A. R.
    Shakthivel, G.
    Premananda, B. S.
    2018 3RD INTERNATIONAL CONFERENCE ON CIRCUITS, CONTROL, COMMUNICATION AND COMPUTING (I4C), 2018,
  • [40] A pipelined multiplier-accumulator using a high-speed, low-power static and dynamic full adder design
    Jou, SJ
    Chen, CY
    Yang, EC
    Su, CC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (01) : 114 - 118