Design of Low Power Multiplier with Less Area Using Quaternary Carry Increment Adder for New-Fangled Processors

被引:0
|
作者
K. Gavaskar
D. Malathi
G. Ravivarma
P. S. Priyatharshan
S. Rajeshwari
B. Sanjay
机构
[1] Kongu Engineering College,Department of Electronics and Communication Engineering
来源
关键词
Quaternary signed-digits; Carry increment adder; Multiplier and low power;
D O I
暂无
中图分类号
学科分类号
摘要
Multiplication is one of the most basic processes, in digital signal processing applications. To process the instructions, most processors require multiplication. Because multipliers are employed in almost all arithmetic operations, they consume the majority of time and power. As a nutshell, the multiplier's efficiency is critical in terms of enhancing processor performance. The array multiplier is one of the most efficient multipliers since it is both quick and simple. However, power consumption is high. The basic components of an array multiplier are adders. The multiplier's efficiency will improve if the adders are much more efficient. The prior study used Complementary Metal Oxide Semiconductor (CMOS) to construct a Quaternary Carry-Lookahead Adder (CLA) that substitutes the adder circuit in the array multiplier. Quaternary number system circuits are quicker than binary number system circuits and can execute arithmetic operations without carry. However, Quaternary circuits take up more space. As a solution, the Quaternary Carry Increment Adder (CIA) is proposed. The proposed adder consumes less power and occupies less area than the existing Quaternary CLA. In the array multiplier, the Quaternary CIA substitutes the Quaternary CLA. This helps to lower the multiplier's power and area consumption. Tanner EDA tool is used to designing the circuits and were simulated with 180 nm technology. Various parameters such as delay, power and power-delay product of the existing and the proposed are measured and compared.
引用
下载
收藏
页码:1417 / 1435
页数:18
相关论文
共 46 条
  • [21] Design of high speed and low power multiplier using dual-mode square adder
    Lakshmi, B. Jaya
    Reddy, R. Ramana
    Darimireddy, Naresh K.
    INTERNATIONAL JOURNAL OF SIGNAL AND IMAGING SYSTEMS ENGINEERING, 2023, 12 (04) : 167 - 177
  • [22] Design of Low Power Area Efficient 2D FIR Filter Using Optimized Multiplier and Adder for Speech Signal Analysis
    Shankar, B. Maruthi
    Ramkumar, M.
    Saravanan, V.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, : 1138 - 1163
  • [23] Design a Low voltage & Low power multiplier free pipelined DCT architecture using hybrid full adder
    SenthilPari, C.
    Raj, Maufuz Imran T. Nirmal
    VelrajKumar, P.
    Francisca, J. Sheela
    2018 5TH IEEE INTERNATIONAL CONFERENCE ON ENGINEERING TECHNOLOGIES AND APPLIED SCIENCES (IEEE ICETAS), 2018,
  • [24] Analysis and Design of Low-Power Reversible Carry Select Adder Using D-Latch
    Nayak, V. Shiva Prasad
    Ramchander, N.
    Reddy, R. Sumanth
    Redy, T. Hemanth Sai Praveen
    Reddy, M. Srisri
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1917 - 1920
  • [25] Design of Low Area and Low Power Systolic Serial Parallel Multiplier using CNTFETs
    Kumar, Dheeraj K. B.
    Reddy, Lakshmi BhanuPrakash
    Pudi, Vikramkumar
    Bodapati, Srinivasu
    2021 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2021), 2021, : 139 - 142
  • [26] Low-Power Modified Shift-Add Multiplier Design Using Parallel Prefix Adder
    Pinto, Rohan
    Shama, Kumara
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (02)
  • [27] Low Power-Area Pass Transistor Logic Based ALU Design Using Low Power Full Adder Design
    Reddy, G. Karthik
    PROCEEDINGS OF 2015 IEEE 9TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO), 2015,
  • [28] Design of Area Efficient and Low Power Multipliers using Multiplexer based Full Adder
    Murugeswari, S.
    Mohideen, S. Kaja
    SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 388 - 392
  • [29] DeBAM - ERCPAA - CNN: Hardware Efficient CNN Accelerator Design Using Decoder Based Low Power Approximate Multiplier and Error Reduced Carry Prediction Approximate Adder
    Arun Kumar, K.
    Ramesh, R.
    Dhandapani, S.
    JOURNAL OF MULTIPLE-VALUED LOGIC AND SOFT COMPUTING, 2023, 41 (06) : 537 - 558
  • [30] Low-Power and Area-Efficient Carry Select Adder Using Modified BEC-1 Converter
    Mugilvannan, L.
    Ramasamy, S.
    2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,