DeBAM - ERCPAA - CNN: Hardware Efficient CNN Accelerator Design Using Decoder Based Low Power Approximate Multiplier and Error Reduced Carry Prediction Approximate Adder

被引:0
|
作者
Arun Kumar, K. [1 ]
Ramesh, R. [2 ]
Dhandapani, S. [1 ]
机构
[1] Saveetha Engn Coll, Dept Elect & Commun Engn, Chennai 602105, Tamil Nadu, India
[2] Tagore Engn Coll, Dept Elect & Commun Engn, Chennai 600127, Tamil Nadu, India
关键词
Approximate Multiplier (DeBAM); Error-Reduced Carry Prediction Approximate; Adder (ERCPAA); Multiply and Accumulate (MAC) operations; CIRCUITS;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The growth of CNN-based image recognition applications posed the challenge of implementing millions of multiplications and accumulation (MAC) operations on CNNs. Several approximate multipliers are used to decrease the power consumption of CNN. The existing approximate multipliers-based CNN exhibits low efficiency, poor accuracy, high power consumption, and is also time-consuming. This manuscript proposes the Hardware efficiency of CNN Architecture design using Decoder-Based Low Power Approximate Multiplier and Error Reduced Carry Prediction Approximate Adder for Modified National Institute of Standards and Technology (MNIST) dataset Classification. In CNN, MAC is required to execute multiplication. Though, the MAC unit has an issue with area and power consumption. It has a multiplier and accumulator, and multiplier has many logic gates and consumes high power. Decoder-based low power approximate multiplier (DeBAM) and error-reduced carry prediction approximate adder (ERCPAA) are proposed to perform multiplication and addition operations in MAC units of CNN. DeBAM is used for reducing power consumption and design complexity in CNN. Also, ERCPAA is used for lowering path delay and area utilization. The coding is done in Verilog, and the proposed CNN design has been synthesized and implemented on FPGA using Xilinx ISE 14.5 System generator. The performance analysis of the proposed DeBAM-ERCPAA-CNN-based CNN design attains higher speeds of 26.94%, 28.944%, 38.49%, and 33.03% compared with the existing designs. Then the proposed CNN design is imitated with MATLAB/Simulink for MNIST dataset classification. The performance analysis of the proposed DeBAM-ERCPAA-CNN-based plan attains higher accuracy, 32.86%, 31.97%, 14.86%, and 33.86% compared with the existing methods.
引用
收藏
页码:537 / 558
页数:22
相关论文
共 18 条
  • [1] DeBAM: Decoder-Based Approximate Multiplier for Low Power Applications
    Nambi, Suresh
    Kumar, U. Anil
    Radhakrishnan, Kavya
    Venkatesan, Mythreye
    Ahmed, Syed Ershad
    IEEE EMBEDDED SYSTEMS LETTERS, 2021, 13 (04) : 174 - 177
  • [2] A novel lightweight CNN-based error-reduced carry prediction approximate full adder design for multimedia applications
    Nishanth, R.
    Sulochana, C. Helen
    NEURAL COMPUTING & APPLICATIONS, 2024, 36 (12): : 6421 - 6440
  • [3] A novel lightweight CNN-based error-reduced carry prediction approximate full adder design for multimedia applications
    R. Nishanth
    C. Helen Sulochana
    Neural Computing and Applications, 2024, 36 : 6421 - 6440
  • [4] A Novel Approximate Adder Design Using Error Reduced Carry Prediction and Constant Truncation
    Lee, Jungwon
    Seo, Hyoju
    Seok, Hyelin
    Kim, Yongtae
    IEEE ACCESS, 2021, 9 : 119939 - 119953
  • [5] Low Power Approximate Multiplier Using Error Tolerant Adder
    Cho, Jaeik
    Kim, Youngmin
    2020 17TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2020), 2020, : 298 - 299
  • [6] Low Power Multiplier Using Approximate Adder for Error Tolerant Applications
    Hemanth, C.
    Sangeetha, R. G.
    Kademani, Sagar
    Shahbaz Ali, Meer
    IETE JOURNAL OF RESEARCH, 2024,
  • [7] Design of recustomize finite impulse response filter using truncation based scalable rounding approximate multiplier and error reduced carry prediction approximate adder for image processing application
    Senthilkumar, S.
    Samuthira Pandi, V.
    Sripriya, T.
    Pragadish, N.
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2023, 35 (08):
  • [8] Capricious Digital Filter Design and Implementation Using Baugh–Wooley Multiplier and Error Reduced Carry Prediction Approximate Adder for ECG Noise Removal Application
    K. Saritha Raj
    P. Rajesh Kumar
    M. Satyanarayana
    Circuits, Systems, and Signal Processing, 2023, 42 : 6726 - 6748
  • [9] Systolic array-based CNN accelerator soft error approximate fault tolerance design
    Wei, Xiao-Hui
    Wang, Chen-Yang
    Wu, Qi
    Zheng, Xin-Yang
    Yu, Hong-Mei
    Yue, Heng-Shan
    Jilin Daxue Xuebao (Gongxueban)/Journal of Jilin University (Engineering and Technology Edition), 2024, 54 (06): : 1746 - 1755
  • [10] Capricious Digital Filter Design and Implementation Using Baugh-Wooley Multiplier and Error Reduced Carry Prediction Approximate Adder for ECG Noise Removal Application
    Raj, K. Saritha
    Kumar, P. Rajesh
    Satyanarayana, M.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (11) : 6726 - 6748