Design and FPGA Implementation of High-Speed, Fixed-Latency Serial Transceivers

被引:19
|
作者
Liu, Xue [1 ]
Deng, Qing-Xu [1 ]
Wang, Ze-Ke [2 ]
机构
[1] Northeastern Univ, Dept Informat Sci & Engn, Shenyang 110004, Peoples R China
[2] Nanyang Technol Univ, Sch Comp Engn, Singapore 639798, Singapore
关键词
Changeable delay tuning; dynamic clock phase shifting; fixed-latency; FPGA; SerDes transceiver;
D O I
10.1109/TNS.2013.2296301
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Fixed-latency serial links are important components of the distributed measurement and control systems. However, most high-speed Serializer-Deserializer (SerDes) chips do not keep the same link latency after each power-up or reset. In this paper, we propose a fixed-latency serial transceiver based on dynamic clock phase shifting and changeable delay tuning technologies. Our solution can process all possible phase offsets between the transmitted and received clocks, so it relaxes the requirement of fanning in the same reference clock both to the transmitter and to the receiver. It also eliminates the reset-relock process in the roulette approach. We present a specific example of implementation based on the serial transceiver in Xilinx Virtex 5 FPGA. The experiment results indicate that our transceiver can achieve a deterministic latency with sub-nanosecond precision.
引用
收藏
页码:561 / 567
页数:7
相关论文
共 50 条
  • [21] Design and implementation of an FPGA architecture for high-speed network feature extraction
    Pati, Sailesh
    Narayanan, Ramanathan
    Memik, Gokhan
    Choudhary, Alok
    Zambreno, Joseph
    ICFPT 2007: INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2007, : 49 - +
  • [22] FPGA Implementation of Fixed-Latency Command Distribution Based on Aurora 64B/66B
    Zeng, Jinrui
    Yang, Junfeng
    Zhang, Lei
    Sun, Zhengyang
    Sun, Ke
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2024, 71 (06) : 1348 - 1356
  • [23] Specialized Methods and Tools for Accelerated Characterization of High-Speed Serial Transceivers
    D. A. Domozhakov
    S. V. Kondratenko
    Journal of Communications Technology and Electronics, 2021, 66 : 887 - 894
  • [24] Specialized Methods and Tools for Accelerated Characterization of High-Speed Serial Transceivers
    Domozhakov, D. A.
    Kondratenko, S., V
    JOURNAL OF COMMUNICATIONS TECHNOLOGY AND ELECTRONICS, 2021, 66 (07) : 887 - 894
  • [25] High-Speed FPGA Implementation of SIKE Based on an Ultra-Low-Latency Modular Multiplier
    Tian, Jing
    Wu, Bo
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (09) : 3719 - 3731
  • [26] Protocol-independent, fixed-latency links with FPGA-embedded SerDeses
    Giordano, R.
    Aloisio, A.
    JOURNAL OF INSTRUMENTATION, 2012, 7
  • [27] A serial high-speed satellite communication CODEC: Design and implementation of a SpaceFibre interface
    Nannipieri, Pietro
    Dinelli, Gianmarco
    Marino, Antonino
    Dello Sterpaio, Luca
    Leoni, Alessandro
    Fanucci, Luca
    Davalle, Daniele
    ACTA ASTRONAUTICA, 2020, 169 (169) : 206 - 215
  • [28] Design and implementation of an FPGA based high-speed data buffer for optical interconnects
    Voss, Sven-Hendrik
    Talmi, Maati
    Saniter, Juergen
    2006 25TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, VOLS 1 AND 2, PROCEEDINGS, 2006, : 675 - +
  • [29] High-Speed Hybrid Multiplier Design Using a Hybrid Adder with FPGA Implementation
    Thamizharasan, V.
    Kasthuri, N.
    IETE JOURNAL OF RESEARCH, 2023, 69 (05) : 2301 - 2309
  • [30] Design and Implementation of Data Acquisition System Based on FPGA and High-speed AD
    Li, Zhi
    Chen, Dahua
    MECHATRONICS ENGINEERING, COMPUTING AND INFORMATION TECHNOLOGY, 2014, 556-562 : 1515 - 1519