Design and FPGA Implementation of High-Speed, Fixed-Latency Serial Transceivers

被引:19
|
作者
Liu, Xue [1 ]
Deng, Qing-Xu [1 ]
Wang, Ze-Ke [2 ]
机构
[1] Northeastern Univ, Dept Informat Sci & Engn, Shenyang 110004, Peoples R China
[2] Nanyang Technol Univ, Sch Comp Engn, Singapore 639798, Singapore
关键词
Changeable delay tuning; dynamic clock phase shifting; fixed-latency; FPGA; SerDes transceiver;
D O I
10.1109/TNS.2013.2296301
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Fixed-latency serial links are important components of the distributed measurement and control systems. However, most high-speed Serializer-Deserializer (SerDes) chips do not keep the same link latency after each power-up or reset. In this paper, we propose a fixed-latency serial transceiver based on dynamic clock phase shifting and changeable delay tuning technologies. Our solution can process all possible phase offsets between the transmitted and received clocks, so it relaxes the requirement of fanning in the same reference clock both to the transmitter and to the receiver. It also eliminates the reset-relock process in the roulette approach. We present a specific example of implementation based on the serial transceiver in Xilinx Virtex 5 FPGA. The experiment results indicate that our transceiver can achieve a deterministic latency with sub-nanosecond precision.
引用
收藏
页码:561 / 567
页数:7
相关论文
共 50 条
  • [41] High-speed fixed-target serial virus crystallography
    Roedig, Philip
    Ginn, Helen M.
    Pakendorf, Tim
    Sutton, Geoff
    Harlos, Karl
    Walter, Thomas S.
    Meyer, Jan
    Fischer, Pontus
    Duman, Ramona
    Vartiainen, Ismo
    Reime, Bernd
    Warmer, Martin
    Brewster, Aaron S.
    Young, Iris D.
    Michels-Clark, Tara
    Sauter, Nicholas K.
    Kotecha, Abhay
    Kelly, James
    Rowlands, David J.
    Sikorsky, Marcin
    Nelson, Silke
    Damiani, Daniel S.
    Alonso-Mori, Roberto
    Ren, Jingshan
    Fry, Elizabeth E.
    David, Christian
    Stuart, David I.
    Wagner, Armin
    Meents, Alke
    NATURE METHODS, 2017, 14 (08) : 805 - +
  • [42] Design and Implementation of a 1024-point High-speed FFT Processor Based on the FPGA
    Zhou, Sheng
    Wang, Xiaochun
    Ji, Jianjun
    Wang, Yanqun
    2013 6TH INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING (CISP), VOLS 1-3, 2013, : 1112 - 1116
  • [43] High-Speed and Low-Latency ECC Processor Implementation Over GF(2m) on FPGA
    Khan, Zia U. A.
    Benaissa, Mohammed
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (01) : 165 - 176
  • [44] A Simulator for High-Speed Backplane Transceivers
    Chen, Dianyong
    Wang, Bo
    Liang, Bangli
    Kwasniewski, Tad
    UKSIM 2009: ELEVENTH INTERNATIONAL CONFERENCE ON COMPUTER MODELLING AND SIMULATION, 2009, : 589 - 593
  • [45] Building blocks for high-speed transceivers
    Priby, Wolfgang
    Lin, Jerry
    Digest of Technical Papers - IEEE International Solid-State Circuits Conference, 2008, 51
  • [46] FPGA Implementation of High Speed Serial Peripheral Interface for Motion Controller
    Noor, NurQamarina Binti Mohd
    Saparon, Azilah
    2012 IEEE SYMPOSIUM ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ISIEA 2012), 2012,
  • [47] Building blocks for high-speed transceivers
    Green, Michael M.
    Burger, Thomas
    Digest of Technical Papers - IEEE International Solid-State Circuits Conference, 2007,
  • [48] Design and characterization of high-speed CMOS pseudo-LVDS transceivers
    Kondratenko, S. V.
    INTERNATIONAL CONFERENCE ON PARTICLE PHYSICS AND ASTROPHYSICS (ICPPA-2015), PTS 1-4, 2016, 675
  • [49] Design and Implementation of a High Speed Serial Peripheral Interface
    Anand, N.
    Joseph, George
    Oommen, Suwin Sam
    Dhanabal, R.
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE), 2014,
  • [50] High-speed serial links: Design trends and challenges
    Stojanovic, V
    Fifth International Workshop on System-on-Chip for Real-Time Applications, Proceedings, 2005, : 514 - 514