An Efficient VLSI Architecture for Normal I/O Order Pipeline FFT Design

被引:61
|
作者
Chang, Yun-Nan [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Comp Sci & Engn, Kaohsiung 80424, Taiwan
关键词
Fast Fourier transform (FFT); pipeline FFT;
D O I
10.1109/TCSII.2008.2008074
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, an efficient VLSI architecture of a pipeline fast Fourier transform (FFT) processor capable of producing the normal output order sequence is presented. A new FFT design based on the decimated dual-path delay feed-forward data commutator unit by splitting the input stream into two half-word streams is first proposed. The resulting architecture can achieve full hardware efficiency such that the required number of adders can be reduced by half. Next, in order to generate the normal output order sequence, this paper also presents a sequence conversion method by integrating the conversion function into the last-stage data commutator module.
引用
收藏
页码:1234 / 1238
页数:5
相关论文
共 50 条
  • [41] SELECTIVE I/O SCAN: A DIAGNOSABLE DESIGN TECHNIQUE FOR VLSI SYSTEMS.
    Chau, K.K.
    Kime, C.R.
    Computers & mathematics with applications, 1987, 13 (5-6): : 485 - 502
  • [42] Use of PVFS for efficient execution of jobs with pipeline-shared I/O
    Vydyanathan, N
    Khanna, G
    Kurc, T
    Catalyurek, U
    Wyckoff, P
    Saltz, J
    Sadayappan, P
    FIFTH IEEE/ACM INTERNATIONAL WORKSHOP ON GRID COMPUTING, PROCEEDINGS, 2004, : 235 - 242
  • [43] VLSI Architecture for Energy-Efficient and Accurate Pre-Processing Pan-Tompkins Design
    Ribeiro L.
    da Costa P.
    Paim G.
    da Costa E.
    Almeida S.
    Bampi S.
    IEEE Transactions on Circuits and Systems II: Express Briefs, 2024, 71 (11) : 1 - 1
  • [44] VLSI architecture for the low-computation cycle and power-efficient recursive DFT/IDFT design
    Van, Lan-Da
    Lin, Chin-Teng
    Yu, Yuan-Chu
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (08) : 1644 - 1652
  • [45] Efficient Window-Architecture Design using Completely Scaling-Free CORDIC Pipeline
    Aggarwal, Supriya
    Khare, Kavita
    2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2013, : 60 - 65
  • [46] An Efficient Hybrid I/O Caching Architecture Using Heterogeneous SSDs
    Salkhordeh, Reza
    Hadizadeh, Mostafa
    Asadi, Hossein
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2019, 30 (06) : 1238 - 1250
  • [47] Area-Efficient VLSI Architecture of High-Order Matched Filter Design Using Odd-and-Even Phase Processing for Image Recognition Applications
    Shih, Xin-Yu
    Liu, Yue-Qu
    Cheng, Yi-Ti
    2018 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-TAIWAN (ICCE-TW), 2018,
  • [48] Efficient VLSI architecture for FIR filter design using modified differential evolution ant colony optimization algorithm
    John, Tintu Mary
    Chacko, Shanty
    CIRCUIT WORLD, 2021, 47 (03) : 243 - 251
  • [49] Design of an efficient VLSI architecture for non-linear spatial warping of wide-angle camera images
    Asari, KV
    JOURNAL OF SYSTEMS ARCHITECTURE, 2004, 50 (12) : 743 - 755
  • [50] VLSI Design and Implementation of Reconfigurable 46-Mode Combined-Radix-Based FFT Hardware Architecture for 3GPP-LTE Applications
    Shih, Xin-Yu
    Chou, Hong-Ru
    Liu, Yue-Qu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (01) : 118 - 129