An Efficient VLSI Architecture for Normal I/O Order Pipeline FFT Design

被引:61
|
作者
Chang, Yun-Nan [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Comp Sci & Engn, Kaohsiung 80424, Taiwan
关键词
Fast Fourier transform (FFT); pipeline FFT;
D O I
10.1109/TCSII.2008.2008074
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, an efficient VLSI architecture of a pipeline fast Fourier transform (FFT) processor capable of producing the normal output order sequence is presented. A new FFT design based on the decimated dual-path delay feed-forward data commutator unit by splitting the input stream into two half-word streams is first proposed. The resulting architecture can achieve full hardware efficiency such that the required number of adders can be reduced by half. Next, in order to generate the normal output order sequence, this paper also presents a sequence conversion method by integrating the conversion function into the last-stage data commutator module.
引用
收藏
页码:1234 / 1238
页数:5
相关论文
共 50 条
  • [31] An efficient VLSI architecture design for logarithmic multiplication by using the improved operand decomposition
    Nandan, Durgesh
    Kanungo, Jitendra
    Mahajan, Anurag
    INTEGRATION-THE VLSI JOURNAL, 2017, 58 : 134 - 141
  • [32] Design of an efficient VLSI architecture for 2-D discrete wavelet transforms
    Department of Electrical Engineering, National Taiwan University, Taipei, Taiwan
    IEEE Trans Consum Electron, 1 (135-140):
  • [33] Design of an 8192-point Sequential I/O FFT Chip
    Chang, Yun-Nan
    WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2012, VOL II, 2012, : 816 - 821
  • [34] SELECTIVE I/O SCAN - A DIAGNOSABLE DESIGN TECHNIQUE FOR VLSI SYSTEMS
    CHAU, KK
    KIME, CR
    COMPUTERS & MATHEMATICS WITH APPLICATIONS, 1987, 13 (5-6) : 485 - 502
  • [35] VLSI ARRAY DESIGN UNDER CONSTRAINT OF LIMITED I/O BANDWIDTH
    LIU, PS
    YOUNG, TY
    IEEE TRANSACTIONS ON COMPUTERS, 1983, 32 (12) : 1160 - 1170
  • [36] Design and implementation of an efficient architecture for higher order statistics with DWT
    Chiou, LY
    Lee, HW
    Lei, SF
    Liu, BD
    2005 IEEE VLSI-TSA INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION & TEST (VLSI-TSA-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 287 - 290
  • [37] A Novel Area-Power Efficient Design for Approximated Small-Point FFT Architecture
    Han, Xueyu
    Chen, Jiajia
    Qin, Boyu
    Rahardja, Susanto
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (12) : 4816 - 4827
  • [38] Refactored Design of I/O Architecture for Flash Storage
    Lee, Sungjin
    Kim, Jihong
    Arvind
    IEEE COMPUTER ARCHITECTURE LETTERS, 2015, 14 (01) : 70 - 74
  • [39] Algorithm and VLSI Architecture Co-Design on Efficient Semi-Global Stereo Matching
    Zhang, Xuchong
    Dai, He
    Sun, Hongbin
    Zheng, Nanning
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2020, 30 (11) : 4390 - 4403
  • [40] Design of area efficient VLSI architecture for carry select adder using logic optimization technique
    Kandula, Bala Sindhuri
    Kalluru, Padma Vasavi
    Inty, Santi Prabha
    COMPUTATIONAL INTELLIGENCE, 2021, 37 (03) : 1155 - 1165