An Efficient VLSI Architecture for Normal I/O Order Pipeline FFT Design

被引:61
|
作者
Chang, Yun-Nan [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Comp Sci & Engn, Kaohsiung 80424, Taiwan
关键词
Fast Fourier transform (FFT); pipeline FFT;
D O I
10.1109/TCSII.2008.2008074
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, an efficient VLSI architecture of a pipeline fast Fourier transform (FFT) processor capable of producing the normal output order sequence is presented. A new FFT design based on the decimated dual-path delay feed-forward data commutator unit by splitting the input stream into two half-word streams is first proposed. The resulting architecture can achieve full hardware efficiency such that the required number of adders can be reduced by half. Next, in order to generate the normal output order sequence, this paper also presents a sequence conversion method by integrating the conversion function into the last-stage data commutator module.
引用
收藏
页码:1234 / 1238
页数:5
相关论文
共 50 条
  • [21] A New FFT Concept for Efficient VLSI Implementation: Part I - Butterfly Processing Element
    Jaber, Marwan A.
    Massicotte, Daniel
    2009 16TH INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING, VOLS 1 AND 2, 2009, : 910 - 915
  • [22] An Efficient VLSI Architecture Design for Integer DCT in HEVC Standard
    El Ansari, Abdessamad.
    Mansouri, Anass.
    Ahaitouf, Ali.
    2016 IEEE/ACS 13TH INTERNATIONAL CONFERENCE OF COMPUTER SYSTEMS AND APPLICATIONS (AICCSA), 2016,
  • [23] Efficient Macroblock Pipeline Structure in High Definition AVS Video Encoder VLSI Architecture
    Yin, Hai Bing
    Qi, Hong Gang
    Jia, Huizhu
    Xie, Don
    Gao, Wen
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 669 - 672
  • [24] On VLSI design of rank-order filtering using DCRAM architecture
    Lin, Meng-Chun
    Dung, Lan-Rong
    INTEGRATION-THE VLSI JOURNAL, 2008, 41 (02) : 193 - 209
  • [25] A normal I/O order optimized dual-mode pipelined FFT architecture for processing real-valued signals and complex-valued signals
    Chelliah, Antony Xavier Glittas Xavier
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 170
  • [26] Design and implementation of a highly efficient VLSI architecture for discrete wavelet transform
    Yu, C
    Hsieh, CA
    Chen, SJ
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 237 - 240
  • [27] Design of an efficient high-speed VLSI architecture for WLAN MODEM
    Ryu, S
    Eun, SY
    Sunwoo, MH
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1382 - 1385
  • [28] An efficient FFT processor for DAB receiver using circuit-sharing pipeline design
    Wang, Chuen-Ching
    Lin, Yih-Chuan
    IEEE TRANSACTIONS ON BROADCASTING, 2007, 53 (03) : 670 - 677
  • [29] Area-Delay-Energy Efficient VLSI Architecture for Scalable In-Place Computation of FFT on Real Data
    Mohanty, Basant K.
    Meher, Pramod Kumar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (03) : 1042 - 1050
  • [30] Design of an efficient VLSI architecture for 2-D discrete wavelet transforms
    Yu, C
    Chen, SJ
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1999, 45 (01) : 135 - 140