An Efficient VLSI Architecture Design for Integer DCT in HEVC Standard

被引:0
|
作者
El Ansari, Abdessamad. [1 ]
Mansouri, Anass. [2 ]
Ahaitouf, Ali. [1 ]
机构
[1] Univ Sidi Mohammed Ben Abdellah, LERSI Lab, FSTF, Fes, Morocco
[2] Univ Sidi Mohammed Ben Abdellah, LERSI Lab, ENSAF, Fes, Morocco
关键词
HEVC; Discrete Cosine Transform; hardware; and FPGA;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In this paper, we design new efficient VLSI architecture for Integer Discrete Cosine Transform (DCT) included in the last new High Efficiency Video Coding (HEVC) standard. The proposed architecture has 4x4/8x8/16x16/32x32 Transform Units (TUs) operating in a parallel way to calculate two dimensional (2-D) integer DCT using one block 1-D DCT and one transpose memory. Transform 1D is first calculated and the corresponding transform is stored in a memory. These stored data are secondly used to achieve the 2D DCT transform, using the same block for the first calculation for 1D. In addition, this architecture is based on shift and adder instead of the multiplication. The implementation was performed on the Xilinx Artix-7 (Zynq-7000) FPGA, the proposed accelerator hardware 2-D integer DCT takes 34421 slice LUTs, 8729 slice registers and the maximum achievable clock frequency for the proposed implementation is 289 Mhz. Finally, this design can be used to process the 30 frames for 8K video sequence and up to 120 frames per second for 4K.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] A novel architecture design for VLSI implementation of integer DCT in HEVC standard
    Hassen Loukil
    Nouri Masmoudi
    Multimedia Tools and Applications, 2020, 79 : 23977 - 23993
  • [2] A novel architecture design for VLSI implementation of integer DCT in HEVC standard
    Loukil, Hassen
    Masmoudi, Nouri
    MULTIMEDIA TOOLS AND APPLICATIONS, 2020, 79 (33-34) : 23977 - 23993
  • [3] N Point DCT VLSI Architecture for Emerging HEVC Standard
    Ahmed, Ashfaq
    Shahid, Muhammad Usman
    Rehman, Ata ur
    VLSI DESIGN, 2012,
  • [4] An Efficient Hybrid Integer Coefficient-DCT Architecture using Quantization Module for HEVC Standard
    Hegde, Ganapathi
    Akhil, P. G.
    2017 INTERNATIONAL CONFERENCE ON MICROELECTRONIC DEVICES, CIRCUITS AND SYSTEMS (ICMDCS), 2017,
  • [5] EFFICIENT INTRA PREDICTION VLSI ARCHITECTURE FOR HEVC STANDARD
    Zhu, Hongxiang
    Zhou, Wei
    Qing, Dong
    Huang, Xiaodong
    2013 IEEE INTERNATIONAL CONFERENCE OF IEEE REGION 10 (TENCON), 2013,
  • [6] AN EFFICIENT INTERPOLATION FILTER VLSI ARCHITECTURE FOR HEVC STANDARD
    Lian, Xiaocong
    Zhou, Wei
    Duan, Zhemin
    Li, Rong
    2014 IEEE CHINA SUMMIT & INTERNATIONAL CONFERENCE ON SIGNAL AND INFORMATION PROCESSING (CHINASIP), 2014, : 384 - 388
  • [7] An efficient interpolation filter VLSI architecture for HEVC standard
    Wei Zhou
    Xin Zhou
    Xiaocong Lian
    Zhenyu Liu
    Xiaoxiang Liu
    EURASIP Journal on Advances in Signal Processing, 2015
  • [8] An efficient interpolation filter VLSI architecture for HEVC standard
    Zhou, Wei
    Zhou, Xin
    Lian, Xiaocong
    Liu, Zhenyu
    Liu, Xiaoxiang
    EURASIP JOURNAL ON ADVANCES IN SIGNAL PROCESSING, 2015, : 1 - 12
  • [9] Efficient Integer DCT Architectures for HEVC
    Meher, Pramod Kumar
    Park, Sang Yoon
    Mohanty, Basant Kumar
    Lim, Khoon Seong
    Yeo, Chuohao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2014, 24 (01) : 168 - 178
  • [10] Scalable Integer DCT Architecture for HEVC Encoder
    Abdelrasoul, Maher
    Sayed, Mohammed S.
    Goulart, Victor
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 314 - 318