An Efficient VLSI Architecture Design for Integer DCT in HEVC Standard

被引:0
|
作者
El Ansari, Abdessamad. [1 ]
Mansouri, Anass. [2 ]
Ahaitouf, Ali. [1 ]
机构
[1] Univ Sidi Mohammed Ben Abdellah, LERSI Lab, FSTF, Fes, Morocco
[2] Univ Sidi Mohammed Ben Abdellah, LERSI Lab, ENSAF, Fes, Morocco
关键词
HEVC; Discrete Cosine Transform; hardware; and FPGA;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In this paper, we design new efficient VLSI architecture for Integer Discrete Cosine Transform (DCT) included in the last new High Efficiency Video Coding (HEVC) standard. The proposed architecture has 4x4/8x8/16x16/32x32 Transform Units (TUs) operating in a parallel way to calculate two dimensional (2-D) integer DCT using one block 1-D DCT and one transpose memory. Transform 1D is first calculated and the corresponding transform is stored in a memory. These stored data are secondly used to achieve the 2D DCT transform, using the same block for the first calculation for 1D. In addition, this architecture is based on shift and adder instead of the multiplication. The implementation was performed on the Xilinx Artix-7 (Zynq-7000) FPGA, the proposed accelerator hardware 2-D integer DCT takes 34421 slice LUTs, 8729 slice registers and the maximum achievable clock frequency for the proposed implementation is 289 Mhz. Finally, this design can be used to process the 30 frames for 8K video sequence and up to 120 frames per second for 4K.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] FREE MULTIPLICATION INTEGER TRANSFORMATION FOR THE HEVC STANDARD
    Belghith, Fatma
    Loukil, Hassen
    Masmoudi, Nouri
    2013 10TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2013,
  • [42] Hardware-efficient and high-speed Integer Motion Estimation Architecture for HEVC
    Vu Nam Dinh
    Hoang Anh Phuong
    Vo Le Cuong
    Nguyen Vu Thang
    2016 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-ASIA (ICCE-ASIA), 2016,
  • [44] High-Performance Multiplierless DCT architecture for HEVC
    Darji, A. D.
    Makwana, Raviraj P.
    2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,
  • [45] Design of CODEC Using VLSI Architecture for Efficient Communication
    Revathi, A.
    Mahendran, N.
    2017 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, INSTRUMENTATION AND COMMUNICATION ENGINEERING (ICEICE), 2017,
  • [46] Review article: Efficient multiplier architecture in VLSI design
    Jeevitha, M.
    Muthaiah, R.
    Swaminathan, P.
    Journal of Theoretical and Applied Information Technology, 2012, 38 (02) : 196 - 201
  • [47] INTEGER PROGRAMMING IN VLSI DESIGN
    RAGHAVAN, P
    DISCRETE APPLIED MATHEMATICS, 1992, 40 (01) : 29 - 43
  • [48] Design and implementation of an efficient hardware integer motion estimator for an HEVC video encoder
    Estefania Alcocer
    Roberto Gutierrez
    Otoniel Lopez-Granado
    Manuel P. Malumbres
    Journal of Real-Time Image Processing, 2019, 16 : 547 - 557
  • [49] Design and implementation of an efficient hardware integer motion estimator for an HEVC video encoder
    Alcocer, Estefania
    Gutierrez, Roberto
    Lopez-Granado, Otoniel
    Malumbres, Manuel
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2019, 16 (02) : 547 - 557
  • [50] The algorithm and VLSI architecture of a high efficient motion estimation with adaptive search range for HEVC systems
    Liao, Tzu-Ting
    Shen, Chung-An
    Tseng, Yu-Hao
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2019, 16 (06) : 1943 - 1958