Efficient Window-Architecture Design using Completely Scaling-Free CORDIC Pipeline

被引:5
|
作者
Aggarwal, Supriya [1 ]
Khare, Kavita [1 ]
机构
[1] MANIT, Dept Elect & Comm Engg, Bhopal 462051, India
关键词
D O I
10.1109/VLSID.2013.163
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Filtering being one of the most important modules in signal processing paradigm, this paper presents an FPGA implementation of various window-functions using CORDIC algorithm to minimize area-delay product. The existing window-architecture uses a linear CORDIC processor in series with circular CORDIC processor, that results in a long pipeline. Firstly, we replace the linear CORDIC with multiple optimized shift-add networks to reduce area and pipeline depth. Secondly, the conventional circular CORDIC processor is replaced by a completely scaling-free CORDIC processor to further improve the area-time efficiency of the existing design. As a result, the proposed window-architecture, on an average requires approximately 64.34% less pipeline stages and saves upto 48% area. Both the existing and the proposed window-architecture are capable of generating Hanning, Hamming and Blackman window families.
引用
下载
收藏
页码:60 / 65
页数:6
相关论文
共 50 条
  • [1] Low Latency Scaling-Free Pipeline CORDIC Architecture Using Augmented Taylor Series
    Wadkar, Sumit Satyavijay
    Das, Bishnu Prasad
    Meher, Pramod Kumar
    2019 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2019), 2019, : 312 - 315
  • [2] Enhanced Scaling-Free CORDIC
    Jaime, Francisco J.
    Sanchez, Miguel A.
    Hormigo, Javier
    Villalba, Julio
    Zapata, Emilio L.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (07) : 1654 - 1662
  • [3] Concept And Design of Scaling-Free, Look-Ahead CORDIC
    Singh, Gurwinder
    Shrinivasan, Lakshmi
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 1656 - 1659
  • [4] Improved Scaling-Free CORDIC algorithm
    Moroz, Leonid
    Mykytiv, Taras
    Herasym, Martyn
    PROCEEDINGS OF IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013), 2013,
  • [5] Modified virtually scaling-free adaptive CORDIC rotator algorithm and architecture
    Maharatna, K
    Banerjee, S
    Grass, E
    Krstic, M
    Troya, A
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2005, 15 (11) : 1463 - 1474
  • [6] Parallel Scaling-Free and Area-Time Efficient CORDIC Algorithm
    Causo, Matteo
    An, Ting
    Naviner, Lirida Alves de Barros
    2012 19th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2012, : 149 - 152
  • [7] Virtually scaling-free adaptive CORDIC rotator
    Maharatna, K
    Troya, A
    Banerjee, S
    Grass, E
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2004, 151 (06): : 448 - 456
  • [8] Simple Hybrid Scaling-Free CORDIC Solution for FPGAs
    Moroz, Leonid
    Nagayama, Shinobu
    Mykytiv, Taras
    Kirenko, Ihor
    Boretskyy, Taras
    INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING, 2014, 2014
  • [9] Bi-directional prediction scaling-free CORDIC algorithm
    Zou, Jiaxuan
    Jie, Can
    Wang, Dong
    Yan, Chengrong
    Cheng, Xuefeng
    Harbin Gongye Daxue Xuebao/Journal of Harbin Institute of Technology, 2021, 53 (02): : 47 - 52
  • [10] Area-Time Efficient Scaling-Free CORDIC Using Generalized Micro-Rotation Selection
    Aggarwal, Supriya
    Meher, Pramod K.
    Khare, Kavita
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (08) : 1542 - 1546