Efficient Window-Architecture Design using Completely Scaling-Free CORDIC Pipeline

被引:5
|
作者
Aggarwal, Supriya [1 ]
Khare, Kavita [1 ]
机构
[1] MANIT, Dept Elect & Comm Engg, Bhopal 462051, India
关键词
D O I
10.1109/VLSID.2013.163
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Filtering being one of the most important modules in signal processing paradigm, this paper presents an FPGA implementation of various window-functions using CORDIC algorithm to minimize area-delay product. The existing window-architecture uses a linear CORDIC processor in series with circular CORDIC processor, that results in a long pipeline. Firstly, we replace the linear CORDIC with multiple optimized shift-add networks to reduce area and pipeline depth. Secondly, the conventional circular CORDIC processor is replaced by a completely scaling-free CORDIC processor to further improve the area-time efficiency of the existing design. As a result, the proposed window-architecture, on an average requires approximately 64.34% less pipeline stages and saves upto 48% area. Both the existing and the proposed window-architecture are capable of generating Hanning, Hamming and Blackman window families.
引用
收藏
页码:60 / 65
页数:6
相关论文
共 50 条
  • [41] An efficient BIST design using LFSR-ROM architecture
    Li, LJ
    Min, YH
    PROCEEDINGS OF THE NINTH ASIAN TEST SYMPOSIUM (ATS 2000), 2000, : 386 - 390
  • [42] An Efficient Architecture Search for Scalable Beamforming Design in Cell-Free Systems
    Chen, Guanghui
    Wang, Zheng
    Jia, Yi
    Huang, Yongming
    Yang, Luxi
    IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 2024, 73 (07) : 10241 - 10253
  • [43] Cost-Efficient Microwave Design Optimization Using Adaptive Response Scaling
    Koziel, Slawomir
    Bekasiewicz, Adrian
    Leifsson, Leifur
    INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE 2016 (ICCS 2016), 2016, 80 : 1042 - 1050
  • [44] A HIGHLY EFFICIENT PIPELINE ARCHITECTURE OF RDO-BASED MODE DECISION DESIGN FOR AVS HD VIDEO ENCODER
    Zhu, Chuang
    Li, Yuan
    Jia, Hui-zhu
    Xie, Xiao-dong
    Yin, Hai-bing
    2011 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO (ICME), 2011,
  • [45] A novel deep neural design and efficient Pipeline architecture for Person Re-Identification in high resolution Video
    Mattela, Govardhan
    Tripathi, Manmohan
    Pal, Chandrajit
    2021 INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS & NETWORKS (COMSNETS), 2021, : 34 - 38
  • [46] An efficient FFT processor for DAB receiver using circuit-sharing pipeline design
    Wang, Chuen-Ching
    Lin, Yih-Chuan
    IEEE TRANSACTIONS ON BROADCASTING, 2007, 53 (03) : 670 - 677
  • [47] Design and Development of Efficient Face Recognition Architecture using Neural Network on FPGA
    Ahmed, M. Tousif
    Sinha, Sanjay
    PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2018, : 905 - 909
  • [48] An efficient VLSI architecture design for logarithmic multiplication by using the improved operand decomposition
    Nandan, Durgesh
    Kanungo, Jitendra
    Mahajan, Anurag
    INTEGRATION-THE VLSI JOURNAL, 2017, 58 : 134 - 141
  • [49] A Power-efficient Hybrid Architecture Design for Image Recognition using CNNs
    Choi, Jinhang
    Srinivasa, Srivatsa Rangachar
    Tanabe, Yasuki
    Sampson, Jack
    Narayanan, Vijaykrishnan
    2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 22 - 27
  • [50] Design of an Efficient NoC Architecture using Millimeter-Wave Wireless Links
    Deb, Sujay
    Chang, Kevin
    Ganguly, Amlan
    Yu, Xinmin
    Teuscher, Christof
    Pande, Partha
    Heo, Deukhyoun
    Belzer, Benjamin
    2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 165 - 172