Efficient Window-Architecture Design using Completely Scaling-Free CORDIC Pipeline

被引:5
|
作者
Aggarwal, Supriya [1 ]
Khare, Kavita [1 ]
机构
[1] MANIT, Dept Elect & Comm Engg, Bhopal 462051, India
关键词
D O I
10.1109/VLSID.2013.163
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Filtering being one of the most important modules in signal processing paradigm, this paper presents an FPGA implementation of various window-functions using CORDIC algorithm to minimize area-delay product. The existing window-architecture uses a linear CORDIC processor in series with circular CORDIC processor, that results in a long pipeline. Firstly, we replace the linear CORDIC with multiple optimized shift-add networks to reduce area and pipeline depth. Secondly, the conventional circular CORDIC processor is replaced by a completely scaling-free CORDIC processor to further improve the area-time efficiency of the existing design. As a result, the proposed window-architecture, on an average requires approximately 64.34% less pipeline stages and saves upto 48% area. Both the existing and the proposed window-architecture are capable of generating Hanning, Hamming and Blackman window families.
引用
下载
收藏
页码:60 / 65
页数:6
相关论文
共 50 条
  • [21] Design of an efficient CORDIC-based architecture for synchronization in OFDM
    Granado, J.
    Torralba, A.
    Chavez, J.
    Baena-Lecuyer, V.
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (03) : 774 - 782
  • [22] 2-D FIR filters design using least square error with scaling-free McClellan transformation
    Lu, HC
    Yeh, KH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (10): : 1104 - 1107
  • [23] Comments on "2-D FIR filters design using least square error with scaling-free McClellan transformation"
    Kidambi, SS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2003, 50 (08): : 493 - 493
  • [24] Area Efficient VLSI Architecture for DCT using Modified CORDIC Algorithm
    Ranji, Aarti
    Fatima, Nashrah
    Rawat, Paresh
    IEEE INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGICAL TRENDS IN COMPUTING, COMMUNICATIONS AND ELECTRICAL ENGINEERING (ICETT), 2016,
  • [25] Optimal design of 2-D FIR digital filters by scaling-free McClellan transformation using least-squares estimation
    Lu, HC
    Yeh, KH
    SIGNAL PROCESSING, 1997, 58 (03) : 303 - 308
  • [26] Low Power and Memory Efficient FFT Architecture Using Modified CORDIC Algorithm
    Malashri, A.
    Paramasivam, C.
    2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2013, : 1041 - 1046
  • [27] Efficient and Accurate CORDIC Pipelined Architecture Chip Design Based on Binomial Approximation for Biped Robot
    Chung, Rih-Lung
    Hsueh, Yen
    Chen, Shih-Lun
    Abu, Patricia Angela R.
    ELECTRONICS, 2022, 11 (11)
  • [28] An ALU design using a novel asynchronous pipeline architecture
    Tang, TY
    Choy, CS
    Butas, J
    Chan, CF
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 361 - 364
  • [29] Area Efficient VLSI design for image processing using the modified CORDIC algorithm
    Anil, Roshan
    Sampath, Puppala Pavan Venkata Adi
    Kumar, P. Sathish
    2022 IEEE 3RD INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS, VLSI SATA, 2022,
  • [30] An Efficient VLSI Architecture for Normal I/O Order Pipeline FFT Design
    Chang, Yun-Nan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (12) : 1234 - 1238