An Efficient VLSI Architecture for Normal I/O Order Pipeline FFT Design

被引:61
|
作者
Chang, Yun-Nan [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Comp Sci & Engn, Kaohsiung 80424, Taiwan
关键词
Fast Fourier transform (FFT); pipeline FFT;
D O I
10.1109/TCSII.2008.2008074
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, an efficient VLSI architecture of a pipeline fast Fourier transform (FFT) processor capable of producing the normal output order sequence is presented. A new FFT design based on the decimated dual-path delay feed-forward data commutator unit by splitting the input stream into two half-word streams is first proposed. The resulting architecture can achieve full hardware efficiency such that the required number of adders can be reduced by half. Next, in order to generate the normal output order sequence, this paper also presents a sequence conversion method by integrating the conversion function into the last-stage data commutator module.
引用
收藏
页码:1234 / 1238
页数:5
相关论文
共 50 条
  • [1] A pipelined architecture for normal I/O order FFT
    Xue Liu
    Feng Yu
    Ze-ke Wang
    Journal of Zhejiang University SCIENCE C, 2011, 12 : 76 - 82
  • [2] A pipelined architecture for normal I/O order FFT
    Liu, Xue
    Yu, Feng
    Wang, Ze-ke
    JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE C-COMPUTERS & ELECTRONICS, 2011, 12 (01): : 76 - 82
  • [4] VLSI ARCHITECTURE FOR PIPELINE FFT PROCESSOR.
    Takahashi, Yukio
    Sekine, Satoshi
    Systems and Computers in Japan, 1987, 18 (12): : 18 - 28
  • [5] A VLSI design of a pipeline FFT in GF(256)
    Wang, JX
    Mao, ZG
    Ye, YZ
    1998 5TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY PROCEEDINGS, 1998, : 373 - 376
  • [6] VLSI configurable delay commutator for a pipeline split radix FFT architecture
    García, J
    Michell, JA
    Burón, AM
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1999, 47 (11) : 3098 - 3107
  • [7] A hardware efficient VLSI architecture for FFT processor in OFDM systems
    Wu, JM
    Liu, K
    Shen, B
    Min, R
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 82 - 85
  • [8] A Normal I/O Order Radix-2 FFT Architecture to Process Twin Data Streams for MIMO
    Glittas, Antony Xavier
    Sellathurai, Mathini
    Lakshminarayanan, Gopalakrishnan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (06) : 2402 - 2406
  • [9] Efficient VLSI Architecture of Bluestein's FFT for Fully Homomorphic Encryption
    Wu, Shi-Yong
    Chen, Kuan-Yu
    Shieh, Ming-Der
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2242 - 2245
  • [10] VLSI design of an efficient reconfigurable FFT processor and its application
    Xiao, Hao
    Xiang, Bo
    Chen, Yun
    Zeng, Xiaoyang
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2009, 21 (02): : 209 - 213