Test-Cost Modeling and Optimal Test-Flow Selection of 3-D-Stacked ICs

被引:20
|
作者
Agrawal, Mukesh [1 ]
Chakrabarty, Krishnendu [2 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
[2] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27708 USA
基金
美国国家科学基金会;
关键词
3-D chip testing; cost models; test cost; test flows; ON-CHIP; 3D; DIE; PERFORMANCE; DESIGN; IMPACT;
D O I
10.1109/TCAD.2015.2419227
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three-dimensional (3-D) integration is an attractive technology platform for next-generation ICs. Despite the benefits offered by 3-D integration, test cost remains a major concern, and analysis and tools are needed to understand test flows and minimize test cost. We propose a generic cost model to account for various test costs involved in 3-D integration and present a formal representation of the solution space to minimize the overall cost. We present an algorithm based on A*-a best-first search technique-to obtain an optimal solution. An approximation algorithm with provable bounds on optimality is proposed to further reduce the search space. In contrast to prior work, which is based on explicit enumeration of test flows, we adopt a formal optimization approach, which allows us to select an effective test flow by systematically exploring an exponentially large number of candidate test flows. Experimental results highlight the effectiveness of the proposed method. Adopting a formal approach to solving the cost-minimization problem provides useful insights that cannot be derived via selective enumeration of a smaller number of candidate test flows.
引用
收藏
页码:1523 / 1536
页数:14
相关论文
共 50 条
  • [1] Test-Cost Optimization and Test-Flow Selection for 3D-Stacked ICs
    Agrawal, Mukesh
    Chakrabarty, Krishnendu
    2013 IEEE 31ST VLSI TEST SYMPOSIUM (VTS), 2013,
  • [2] A Distributed, Reconfigurable, and Reusable BIST Infrastructure for Test and Diagnosis of 3-D-Stacked ICs
    Agrawal, Mukesh
    Chakrabarty, Krishnendu
    Eklow, Bill
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (02) : 309 - 322
  • [3] 3D/2.5D Stacked IC Cost Modeling and Test Flow Selection
    Hamdioui, Said
    2014 9TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS 2014), 2014,
  • [4] Yield Improvement and Test Cost Optimization for 3D Stacked ICs
    Hamdioui, Said
    Taouil, Mottaqiallah
    2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 480 - 485
  • [5] Microtechnology management considering test and cost aspects for stacked 3D ICs with MEMS
    Hahn, K.
    Wahl, M.
    Busch, R.
    Gruenewald, A.
    Brueck, R.
    NANOPHOTONICS AUSTRALASIA 2017, 2017, 10456
  • [6] Cost Modeling and Analysis for the Design, Manufacturing and Test of 3D-ICs
    Gruenewald, Armin
    Wahl, Michael
    Brueck, Rainer
    2015 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC 2015), 2015,
  • [7] Test-Cost Reduction for 2.5D ICs Using Microspring Technology for Die Attachment and Rework
    Zhong, Zhanwei
    Wrigglesworth, Tom B.
    Chow, Eugene M.
    Chakrabarty, Krishnendu
    2019 IEEE 37TH VLSI TEST SYMPOSIUM (VTS), 2019,
  • [8] On Effective Through-Silicon Via Repair for 3-D-Stacked ICs
    Jiang, Li
    Xu, Qiang
    Eklow, Bill
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (04) : 559 - 571
  • [9] Power Constraints Test Scheduling of 3D Stacked ICs
    Roy, Surajit Kumar
    Sengupta, Joy Sankar
    Giri, Chandan
    Rahaman, Hafizur
    2013 8TH INTERNATIONAL DESIGN AND TEST SYMPOSIUM (IDT), 2013,
  • [10] Efficient Test Scheduling for Reusable BIST in 3D Stacked ICs
    Mohan, Navya
    Krishnan, Maya
    Rai, Sudhir Kumar
    MathuMeitha, M.
    Sivakalyan, S.
    2017 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2017, : 1349 - 1355