Test-Cost Modeling and Optimal Test-Flow Selection of 3-D-Stacked ICs

被引:20
|
作者
Agrawal, Mukesh [1 ]
Chakrabarty, Krishnendu [2 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
[2] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27708 USA
基金
美国国家科学基金会;
关键词
3-D chip testing; cost models; test cost; test flows; ON-CHIP; 3D; DIE; PERFORMANCE; DESIGN; IMPACT;
D O I
10.1109/TCAD.2015.2419227
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three-dimensional (3-D) integration is an attractive technology platform for next-generation ICs. Despite the benefits offered by 3-D integration, test cost remains a major concern, and analysis and tools are needed to understand test flows and minimize test cost. We propose a generic cost model to account for various test costs involved in 3-D integration and present a formal representation of the solution space to minimize the overall cost. We present an algorithm based on A*-a best-first search technique-to obtain an optimal solution. An approximation algorithm with provable bounds on optimality is proposed to further reduce the search space. In contrast to prior work, which is based on explicit enumeration of test flows, we adopt a formal optimization approach, which allows us to select an effective test flow by systematically exploring an exponentially large number of candidate test flows. Experimental results highlight the effectiveness of the proposed method. Adopting a formal approach to solving the cost-minimization problem provides useful insights that cannot be derived via selective enumeration of a smaller number of candidate test flows.
引用
收藏
页码:1523 / 1536
页数:14
相关论文
共 50 条
  • [31] Uncertainty-Aware Robust Optimization of Test-Access Architectures for 3D Stacked ICs
    Deutsch, Sergej
    Chakrabarty, Krishnendu
    Marinissen, Erik Jan
    2013 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2013,
  • [32] A new die-level flexible design-for-test architecture for 3D stacked ICs
    Zhang, Qingping
    Zhan, Wenfa
    Wen, Xiaoqing
    INTEGRATION-THE VLSI JOURNAL, 2024, 97
  • [33] A Test-Ordering Based Temperature-Cycling Acceleration Technique for 3D Stacked ICs
    Nima Aghaee
    Zebo Peng
    Petru Eles
    Journal of Electronic Testing, 2015, 31 : 503 - 523
  • [34] A DLL-Based Test Solution for Through Silicon Via (TSV) in 3D-Stacked ICs
    Rashidzadeh, Rashid
    Jedari, Esrafil
    Supon, Tareq Muhammad
    Mashkovtsev, Vladimir
    2015 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2015,
  • [35] Efficient Utilization of Test Elevators to Reduce Test Time in 3D-ICs
    Muthyala, Sreenivaas S.
    Touba, Nur A.
    VLSI-SOC: INTERNET OF THINGS FOUNDATIONS, 2015, 464 : 21 - 38
  • [36] Reducing Test Time for 3D-ICs by Improved Utilization of Test Elevators
    Muthyala, Sreenivaas S.
    Touba, Nur A.
    2014 22ND INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2014,
  • [37] Test Impact on the Overall Die-to-Wafer 3D Stacked IC Cost
    Taouil, Mottaqiallah
    Hamdioui, Said
    Beenakker, Kees
    Marinissen, Erik Jan
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (01): : 15 - 25
  • [38] Test Impact on the Overall Die-to-Wafer 3D Stacked IC Cost
    Mottaqiallah Taouil
    Said Hamdioui
    Kees Beenakker
    Erik Jan Marinissen
    Journal of Electronic Testing, 2012, 28 : 15 - 25
  • [39] Optimizing Test Architecture of 3D Stacked ICs for Partial Stack/Complete Stack using Hard SOCs
    Roy, Surajit Kumar
    Giri, Chandan
    Rahaman, Hafizur
    2013 8TH INTERNATIONAL DESIGN AND TEST SYMPOSIUM (IDT), 2013,
  • [40] Advances in Design and Test of Monolithic 3-D ICs
    Chaudhuri, Arjun
    Banerjee, Sanmitra
    Park, Heechun
    Kim, Jinwoo
    Murali, Gauthaman
    Lee, Edward
    Kim, Daehyun
    Lim, Sung Kyu
    Mukhopadhyay, Saibal
    Chakrabarty, Krishnendu
    IEEE DESIGN & TEST, 2020, 37 (04) : 92 - 100