Test-Cost Modeling and Optimal Test-Flow Selection of 3-D-Stacked ICs

被引:20
|
作者
Agrawal, Mukesh [1 ]
Chakrabarty, Krishnendu [2 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
[2] Duke Univ, Dept Elect & Comp Engn, Durham, NC 27708 USA
基金
美国国家科学基金会;
关键词
3-D chip testing; cost models; test cost; test flows; ON-CHIP; 3D; DIE; PERFORMANCE; DESIGN; IMPACT;
D O I
10.1109/TCAD.2015.2419227
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three-dimensional (3-D) integration is an attractive technology platform for next-generation ICs. Despite the benefits offered by 3-D integration, test cost remains a major concern, and analysis and tools are needed to understand test flows and minimize test cost. We propose a generic cost model to account for various test costs involved in 3-D integration and present a formal representation of the solution space to minimize the overall cost. We present an algorithm based on A*-a best-first search technique-to obtain an optimal solution. An approximation algorithm with provable bounds on optimality is proposed to further reduce the search space. In contrast to prior work, which is based on explicit enumeration of test flows, we adopt a formal optimization approach, which allows us to select an effective test flow by systematically exploring an exponentially large number of candidate test flows. Experimental results highlight the effectiveness of the proposed method. Adopting a formal approach to solving the cost-minimization problem provides useful insights that cannot be derived via selective enumeration of a smaller number of candidate test flows.
引用
收藏
页码:1523 / 1536
页数:14
相关论文
共 50 条
  • [21] A novel efficient TSV built-in test for stacked 3D ICs
    Guibane, Badi
    Hamdi, Belgacem
    Bensalem, Brahim
    Mtibaa, Abdellatif
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2018, 26 (04) : 1909 - 1921
  • [22] Identifying the Optimal Subsets of Test Items through Adaptive Test for Cost Reduction of ICs
    Liang, Huaguo
    Wan, Jinlei
    Song, Tai
    Hou, Wangchao
    ELECTRONICS, 2021, 10 (06) : 1 - 11
  • [23] Optimization scheme for mid-bond test time on 3D-stacked ICs
    Chang, Hao
    Liang, Hua-Guo
    Jiang, Cui-Yun
    Ouyang, Yi-Ming
    Xu, Hui
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2015, 43 (02): : 393 - 398
  • [24] An Integrated Temperature-Cycling Acceleration and Test Technique for 3D Stacked ICs
    Aghaee, Nima
    Peng, Zebo
    Eles, Petru
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 526 - 531
  • [25] Test Techniques for 3D-ICs
    Yotsuyanagi H.
    Journal of Japan Institute of Electronics Packaging, 2023, 26 (07) : 669 - 674
  • [26] Quality versus Cost Analysis for 3D Stacked ICs
    Taouil, Mottaqiallah
    Hamdioui, Said
    Marinissen, Erik Jan
    2014 IEEE 32ND VLSI TEST SYMPOSIUM (VTS), 2014,
  • [27] Temperature-Gradient-Based Burn-In and Test Scheduling for 3-D Stacked ICs
    Aghaee, Nima
    Peng, Zebo
    Eles, Petru
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (12) : 2992 - 3005
  • [28] Test Time Reduction of 3-D Stacked ICs Using Ternary Coded Simultaneous Bidirectional Signaling in Parallel Test Ports
    Soomro, Iftikhar A.
    Samie, Mohammad
    Jennions, Ian K.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (12) : 5225 - 5237
  • [29] Wafer-Level Process Variation-Driven Probe-Test Flow Selection for Test Cost Reduction in Analog/RF ICs
    Ahmadi, Ali
    Nahar, Amit
    Orr, Bob
    Pas, Michael
    Makris, Yiorgos
    2016 IEEE 34TH VLSI TEST SYMPOSIUM (VTS), 2016,
  • [30] A Test-Ordering Based Temperature-Cycling Acceleration Technique for 3D Stacked ICs
    Aghaee, Nima
    Peng, Zebo
    Eles, Petru
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2015, 31 (5-6): : 503 - 523