Efficient Test Scheduling for Reusable BIST in 3D Stacked ICs

被引:0
|
作者
Mohan, Navya [1 ]
Krishnan, Maya [1 ]
Rai, Sudhir Kumar [1 ]
MathuMeitha, M. [1 ]
Sivakalyan, S. [1 ]
机构
[1] Amrita Univ, Amrita Vishwa Vidyapeetham, Amrita Sch Engn, Dept Elect & Commun Engn, Coimbatore, Tamil Nadu, India
关键词
Test scheduling; Rectangle bin packaging; Pre-bond; Post-bond; BIST; Skyline algorithm;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
VLSI testing is essential with advancing technology as it helps improve yield and enables the detection of faulty chips after manufacturing. The factors which play important roles are the power dissipation and time taken during the process of testing. BIST, Built-In Self-Test is a testing technique which enables the device to test itself. A reusable BIST is proposed which allows the usage of the same BIST for pre-bond and post-bond testing. The proposed BIST is used for testing 3D stacked ICs. Test scheduling is a critical problem that is faced while 3D stacked ICs are tested as the same tests which are performed during pre-bond might need to be performed simultaneously or so during post-bond. Here, we propose a modified Skyline algorithm to obtain an improved test schedule. The algorithm is tested on the inputs from ISCAS-85 benchmark circuits. The obtained results are compared with the results from traditional Skyline algorithm.
引用
收藏
页码:1349 / 1355
页数:7
相关论文
共 50 条
  • [1] A Distributed, Reconfigurable, and Reusable BIST Infrastructure for Test and Diagnosis of 3-D-Stacked ICs
    Agrawal, Mukesh
    Chakrabarty, Krishnendu
    Eklow, Bill
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (02) : 309 - 322
  • [2] Power Constraints Test Scheduling of 3D Stacked ICs
    Roy, Surajit Kumar
    Sengupta, Joy Sankar
    Giri, Chandan
    Rahaman, Hafizur
    [J]. 2013 8TH INTERNATIONAL DESIGN AND TEST SYMPOSIUM (IDT), 2013,
  • [3] A Distributed, Reconfigurable, and Reusable BIST Infrastructure for 3D-Stacked ICs
    Agrawal, Mukesh
    Chakrabarty, Krishnendu
    Eklow, Bill
    [J]. 2014 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2014,
  • [4] Temperature-Gradient Based Test Scheduling for 3D Stacked ICs
    Aghaee, Nima
    Peng, Zebo
    Eles, Petru
    [J]. 2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 405 - 408
  • [5] A novel efficient TSV built-in test for stacked 3D ICs
    Guibane, Badi
    Hamdi, Belgacem
    Bensalem, Brahim
    Mtibaa, Abdellatif
    [J]. TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2018, 26 (04) : 1909 - 1921
  • [6] Temperature and Time Efficient Parallel Test Scheduling for 3D Stacked SoCs
    Rawat, Indira
    Gupta, M. K.
    Singh, Virendra
    [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON RESEARCH IN COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (ICRCICN), 2015, : 306 - 311
  • [7] Yield Improvement and Test Cost Optimization for 3D Stacked ICs
    Hamdioui, Said
    Taouil, Mottaqiallah
    [J]. 2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 480 - 485
  • [8] Temperature efficient parallel test scheduling for higher order 3D stacked SoCs
    Rawat, Indira
    Singh, Virendra
    [J]. 2021 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION, AND INTELLIGENT SYSTEMS (ICCCIS), 2021, : 804 - 809
  • [9] On Effective and Efficient In-Field TSV Repair for Stacked 3D ICs
    Jiang, Li
    Ye, Fangming
    Xu, Qiang
    Chakrabarty, Krishnendu
    Eklow, Bill
    [J]. 2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [10] Novel BIST Solution to Test the TSV Interconnects in 3D Stacked IC's
    Alaises, Renold Sam Vethamuthu Edward
    Sathasivam, Sivanantham
    [J]. ELECTRONICS, 2023, 12 (04)