3D wafer level packaging technology based on the co-planar Au-Si bonding structure

被引:13
|
作者
Liang, Hengmao [1 ,2 ]
Liu, Song [1 ,2 ]
Xonig, Bin [1 ]
机构
[1] Chinese Acad Sci, Sci & Technol Microsyst Lab, Shanghai Inst Microsyst & Informat Technol, 865 Changning Rd, Shanghai 200050, Peoples R China
[2] UCAS, 19A Yuquan Rd, Beijing 100049, Peoples R China
基金
中国国家自然科学基金;
关键词
wafer-level packaging; vertical interconnection; co-planar bonding structure; Au-Si eutectic bonding; ohmic contact; specific contact resistance; MEMS RESONATORS;
D O I
10.1088/1361-6439/aafb83
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Driven by ever-growing demands on 3D integration, various state-of-the-art electronics packaging techniques have been developed. This study presents a novel and cost-efficient 3D wafer level packaging technology based on co-planar Au-Si bonding structures, whose two remarkable features are (1) eliminating the height difference derived from multi-layer metal interconnection lines crossing bonding rings by building co-planar bonding structures and (2) accomplishing vertical interconnections of low-resistivity Si column structures by forming Au-Si bonding ohmic contacts. In this paper, the packaging structure is interpreted by designs, fabrications and tests, in which the efficiency verification on co-planar bonding structures and vertical interconnections is concretely addressed. The performances on co-planar bonding structures have been revealed by 3D profiles of bonding surfaces, cross-sectional SEM images (the gap-free bonding layer) and tensile tests for Au-Si bonding strength. Besides, tests on leak rates of packaged chips indicate good packaging hermeticity. In terms of vertical interconnection properties, an in situ extracting method on the specific contact resistance (rho(c)) is also introduced to quantitatively appraise the quality of Au-Si ohmic contacts. Therefrom, the measured resistance of a vertical interconnection (similar to 1 Omega) could be qualified for most devices' interconnection requirements. And further, the extracted rho(c) values of 1.83-3.48 x 10(-8) Omega . m(2) also imply forming of good ohmic contacts in Au-Si bonding. More importantly, being analogously conducted by any available eutectic bonding techniques, this 3D packaging method has inherently extensive application prospects.
引用
收藏
页数:12
相关论文
共 50 条
  • [41] Dielectric glue wafer bonding and bonded wafer thinning for wafer-level 3D integration
    Lu, JQ
    Kwon, Y
    Jindal, A
    McMahon, JJ
    Cale, TS
    Gutmann, RJ
    SEMICONDUCTOR WAFER BONDING VII: SCIENCE, TECHNOLOGY, AND APPLICATIONS, PROCEEDINGS, 2003, 2003 (19): : 76 - 86
  • [42] Wafer-level 3D interconnects via Cu bonding
    Morrow, P
    Kobrinsky, MJ
    Ramanathan, S
    Park, CM
    Harmes, M
    Ramachandrarao, V
    Park, HM
    Kloster, G
    List, S
    Kim, S
    ADVANCED METALLIZATION CONFERENCE 2004 (AMC 2004), 2004, : 125 - 130
  • [43] 3-D wafer-level packaging of MEMS using surface activated bonding and through-Si vias
    Takegawa, Yoshiyuki
    Kamakura, Masanao
    Baba, Toru
    Okudo, Takafumi
    Taura, Takumi
    Tomoida, Ryo
    Shiroishi, Hisanori
    Tone, Kaoru
    Saijo, Takashi
    IDW '07: PROCEEDINGS OF THE 14TH INTERNATIONAL DISPLAY WORKSHOPS, VOLS 1-3, 2007, : 1411 - 1414
  • [44] A wafer-level 3D IC technology platform
    Gutmann, RJ
    Lu, JQ
    Pozder, S
    Kwon, Y
    Menke, D
    Jindal, A
    Celik, M
    Rasco, M
    McMahon, JJ
    Yu, K
    Cale, TS
    ADVANCED METALLIZATION CONFERENCE 2003 (AMC 2003), 2004, : 19 - 26
  • [45] Wafer-Level 3D Integration Based on Poly (Diallyl Phthalate) Adhesive Bonding
    Fang, Zhong
    You, Peng
    Jia, Yijie
    Pan, Xuchao
    Shi, Yunlei
    Jiao, Junjie
    He, Yong
    MICROMACHINES, 2021, 12 (12)
  • [46] 300-mm Wafer 3D Integration Technology using Hybrid Wafer Bonding
    Hozawa, Kazuyuki
    Aoki, Mayu
    Hanaoka, Yuko
    Takeda, Kenichi
    2013 8TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2013, : 51 - 54
  • [47] Si-gold-glass hybrid wafer bond for 3D-MEMS and wafer level packaging
    Reddy, Jayaprakash
    Pratap, Rudra
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2017, 27 (01)
  • [48] Wafer Level 3D Stacking using Smart Cut™ and Metal-Metal Direct Bonding Technology
    Di Cioccio, L.
    Radu, I.
    Baudin, F.
    Mounier, A.
    Lacave, T.
    Delaye, V.
    Imbert, B.
    Chevalier, N.
    Mariolle, D.
    Thieffry, S.
    Mazen, F.
    Gaudin, G.
    Signamarcheix, T.
    SEMICONDUCTOR WAFER BONDING 12: SCIENCE, TECHNOLOGY, AND APPLICATIONS, 2012, 50 (07): : 169 - 175
  • [49] Through-wafer interconnection by deep damascene process for MEMS and 3D wafer level packaging
    Ranganathan, N
    Ning, J
    Ebin, L
    Premachandran, CS
    Prasad, K
    Balasubramanian, N
    PROCEEDINGS OF THE 7TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS. 1 AND 2, 2005, : 238 - 242
  • [50] Wafer-level packaging and direct interconnection technology based on hybrid bonding and through silicon vias
    Kuehne, Stephane
    Hierold, Christofer
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2011, 21 (08)