Wafer-level 3D interconnects via Cu bonding

被引:0
|
作者
Morrow, P [1 ]
Kobrinsky, MJ [1 ]
Ramanathan, S [1 ]
Park, CM [1 ]
Harmes, M [1 ]
Ramachandrarao, V [1 ]
Park, HM [1 ]
Kloster, G [1 ]
List, S [1 ]
Kim, S [1 ]
机构
[1] Intel Corp, Components Res, Log Technol Dev, Hillsboro, OR 97124 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we experimentally characterize structures obtained using 300 mm wafer-level Cu-Cu 3D integration. Bonding quality was assessed both from interfacial analysis including scanning acoustic microscopy and cross-section microscopy, and from electrical probing. Chains were formed between two wafers through bonded copper structures and electrically probed using through-silicon vias on the top wafer which had been thinned. We found that the electrical chain resistance measurements resulted in a very tight distribution and that the contribution due to the bonding interface resistance was negligible. A simple demonstration of transistor circuits operating in this structure was done where we compared performance of equivalent ring oscillators in the thin and thick silicon substrates, which showed similar performances. In conclusion, we have achieved a wafer-level Cu-Cu 3D integration approach capable of delivering yields and performance required for high volume manufacturing.
引用
收藏
页码:125 / 130
页数:6
相关论文
共 50 条
  • [1] 3D Integration by Wafer-Level Aligned Wafer Bonding
    Dragoi, V.
    Burggraf, J.
    Kurz, F.
    Rebhan, B.
    [J]. 2015 INTERNATIONAL SEMICONDUCTOR CONFERENCE (CAS), 2015, : 185 - 188
  • [2] Wafer-level 3D system-on-a-chip using dielectric glue wafer bonding and Cu damascene inter-wafer interconnects
    Lu, JQ
    Jindal, A
    Kwon, Y
    McMahon, JJ
    Lee, KW
    Kraft, RP
    Altemus, B
    Cheng, D
    Eisenbraun, E
    Cale, TS
    Gutmann, RJ
    [J]. SEMICONDUCTOR WAFER BONDING VII: SCIENCE, TECHNOLOGY, AND APPLICATIONS, PROCEEDINGS, 2003, 2003 (19): : 87 - 95
  • [3] Low Temperature Wafer Bonding for Wafer-Level 3D Integration
    Dragoi, V.
    Rebhan, B.
    Burggraf, J.
    Razek, N.
    [J]. 2014 4TH IEEE INTERNATIONAL WORKSHOP ON LOW TEMPERATURE BONDING FOR 3D INTEGRATION (LTB-3D), 2014, : 9 - 9
  • [4] Wafer-level bonding/stacking technology for 3D integration
    Ko, Cheng-Ta
    Chen, Kuan-Neng
    [J]. MICROELECTRONICS RELIABILITY, 2010, 50 (04) : 481 - 488
  • [5] CMOS: compatible wafer bonding for MEMS and wafer-level 3D integration
    Dragoi, Viorel
    Pabo, Eric
    Burggraf, Juergen
    Mittendorfer, Gerald
    [J]. MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2012, 18 (7-8): : 1065 - 1075
  • [6] CMOS: compatible wafer bonding for MEMS and wafer-level 3D integration
    Viorel Dragoi
    Eric Pabo
    Jürgen Burggraf
    Gerald Mittendorfer
    [J]. Microsystem Technologies, 2012, 18 : 1065 - 1075
  • [7] Low Temperature Cu-to-Cu Bonding for Wafer-Level Hermetic Encapsulation of 3D Microsystems
    Fan, J.
    Lim, D. F.
    Peng, L.
    Li, K. H.
    Tan, C. S.
    [J]. ELECTROCHEMICAL AND SOLID STATE LETTERS, 2011, 14 (11) : H470 - H474
  • [8] Dielectric glue wafer bonding and bonded wafer thinning for wafer-level 3D integration
    Lu, JQ
    Kwon, Y
    Jindal, A
    McMahon, JJ
    Cale, TS
    Gutmann, RJ
    [J]. SEMICONDUCTOR WAFER BONDING VII: SCIENCE, TECHNOLOGY, AND APPLICATIONS, PROCEEDINGS, 2003, 2003 (19): : 76 - 86
  • [9] Fine keyed alignment and bonding for wafer-level 3D ICs
    Lee, Sang Hwui
    Niklaus, Frank
    McMahon, J. Jay
    Yu, Jian
    Kumar, Ravi J.
    Li, Hui-Feng
    Gutmann, Ronald J.
    Cale, Timothy S.
    Lu, J. -Q.
    [J]. MATERIALS, TECHNOLOGY AND RELIABILITY OF LOW-K DIELECTRICS AND COPPER INTERCONNECTS, 2006, 914 : 433 - +
  • [10] Wafer-level Cu-Cu bonding technology
    Tang, Ya-Sheng
    Chang, Yao-Jen
    Chen, Kuan-Neng
    [J]. MICROELECTRONICS RELIABILITY, 2012, 52 (02) : 312 - 320