Wafer-level 3D system-on-a-chip using dielectric glue wafer bonding and Cu damascene inter-wafer interconnects

被引:0
|
作者
Lu, JQ [1 ]
Jindal, A [1 ]
Kwon, Y [1 ]
McMahon, JJ [1 ]
Lee, KW [1 ]
Kraft, RP [1 ]
Altemus, B [1 ]
Cheng, D [1 ]
Eisenbraun, E [1 ]
Cale, TS [1 ]
Gutmann, RJ [1 ]
机构
[1] Rensselaer Polytech Inst, Rensselaer Interconnect Gigascale Integrat, Focus Ctr New York, Troy, NY 12180 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A technology platform for monolithic wafer-level three-dimensional system-on-a-chip (3D-SoC) is presented, which uses wafer bonding with dielectric glues and Cu damascene inter-wafer interconnects. Four major processing steps, i.e., wafer alignment, wafer bonding, wafer thinning, and inter-wafer interconnection are delineated and characterized using a test vehicle of inter-wafer 3D via-chain structures. Continuous 3D via-chains are demonstrated for nominal via sizes of 2, 3, 4, and 8 mum. A viable baseline process flow that accounts for the capabilities and limitations of the various process steps is described. Possible extensions of this 3D-SoC technology platform are discussed for future low-cost hyper-integration of CMOS-based systems with very high performance, functionality and packaging density.
引用
收藏
页码:87 / 95
页数:9
相关论文
共 50 条
  • [1] 3D System-on-a-chip using dielectric glue bonding and Cu damascene inter-wafer interconnects
    Lu, JQ
    Jindal, A
    Kwon, Y
    McMahon, JJ
    Lee, KW
    Kraft, RP
    Altemus, B
    Cheng, D
    Eisenbraun, E
    Cale, TS
    Gutmann, RJ
    [J]. THIN FILM MATERIALS, PROCESSES, AND RELIABILITY: PLASMA PROCESSING FOR THE 100 NM NODE AND COPPER INTERCONNECTS WITH LOW-K INTER-LEVEL DIELECTRIC FILMS, 2003, 2003 (13): : 381 - 389
  • [2] Dielectric glue wafer bonding and bonded wafer thinning for wafer-level 3D integration
    Lu, JQ
    Kwon, Y
    Jindal, A
    McMahon, JJ
    Cale, TS
    Gutmann, RJ
    [J]. SEMICONDUCTOR WAFER BONDING VII: SCIENCE, TECHNOLOGY, AND APPLICATIONS, PROCEEDINGS, 2003, 2003 (19): : 76 - 86
  • [3] A wafer-scale 3D IC technology platform using dielectric bonding glues and copper damascene patterned inter-wafer interconnects
    Lu, JQ
    Kwon, Y
    Rajagopalan, G
    Gupta, M
    McMahon, J
    Lee, KW
    Kraft, RP
    McDonald, JF
    Cale, TS
    Gutmann, RJ
    Xu, B
    Eisenbraun, E
    Castracane, J
    Kaloyeros, A
    [J]. PROCEEDINGS OF THE IEEE 2002 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2002, : 78 - 80
  • [4] Wafer-level 3D interconnects via Cu bonding
    Morrow, P
    Kobrinsky, MJ
    Ramanathan, S
    Park, CM
    Harmes, M
    Ramachandrarao, V
    Park, HM
    Kloster, G
    List, S
    Kim, S
    [J]. ADVANCED METALLIZATION CONFERENCE 2004 (AMC 2004), 2004, : 125 - 130
  • [5] 3D Integration by Wafer-Level Aligned Wafer Bonding
    Dragoi, V.
    Burggraf, J.
    Kurz, F.
    Rebhan, B.
    [J]. 2015 INTERNATIONAL SEMICONDUCTOR CONFERENCE (CAS), 2015, : 185 - 188
  • [6] Thermal stresses in 3D IC inter-wafer interconnects
    Zhang, J
    Bloomfield, MO
    Lu, JQ
    Gutmann, RJ
    Cale, TS
    [J]. MICROELECTRONIC ENGINEERING, 2005, 82 (3-4) : 534 - 547
  • [7] Low Temperature Wafer Bonding for Wafer-Level 3D Integration
    Dragoi, V.
    Rebhan, B.
    Burggraf, J.
    Razek, N.
    [J]. 2014 4TH IEEE INTERNATIONAL WORKSHOP ON LOW TEMPERATURE BONDING FOR 3D INTEGRATION (LTB-3D), 2014, : 9 - 9
  • [8] CMOS: compatible wafer bonding for MEMS and wafer-level 3D integration
    Dragoi, Viorel
    Pabo, Eric
    Burggraf, Juergen
    Mittendorfer, Gerald
    [J]. MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2012, 18 (7-8): : 1065 - 1075
  • [9] Dielectric glue wafer bonding for 3D ICs
    Kwon, Y
    Jindal, A
    McMahon, JJ
    Lu, JQ
    Gutmann, RJ
    Cale, TS
    [J]. MATERIALS, TECHNOLOGY AND RELIABILITY FOR ADVANCED INTERCONNECTS AND LOW-K DIELECTRICS-2003, 2003, 766 : 27 - 32
  • [10] CMOS: compatible wafer bonding for MEMS and wafer-level 3D integration
    Viorel Dragoi
    Eric Pabo
    Jürgen Burggraf
    Gerald Mittendorfer
    [J]. Microsystem Technologies, 2012, 18 : 1065 - 1075