3D wafer level packaging technology based on the co-planar Au-Si bonding structure

被引:13
|
作者
Liang, Hengmao [1 ,2 ]
Liu, Song [1 ,2 ]
Xonig, Bin [1 ]
机构
[1] Chinese Acad Sci, Sci & Technol Microsyst Lab, Shanghai Inst Microsyst & Informat Technol, 865 Changning Rd, Shanghai 200050, Peoples R China
[2] UCAS, 19A Yuquan Rd, Beijing 100049, Peoples R China
基金
中国国家自然科学基金;
关键词
wafer-level packaging; vertical interconnection; co-planar bonding structure; Au-Si eutectic bonding; ohmic contact; specific contact resistance; MEMS RESONATORS;
D O I
10.1088/1361-6439/aafb83
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Driven by ever-growing demands on 3D integration, various state-of-the-art electronics packaging techniques have been developed. This study presents a novel and cost-efficient 3D wafer level packaging technology based on co-planar Au-Si bonding structures, whose two remarkable features are (1) eliminating the height difference derived from multi-layer metal interconnection lines crossing bonding rings by building co-planar bonding structures and (2) accomplishing vertical interconnections of low-resistivity Si column structures by forming Au-Si bonding ohmic contacts. In this paper, the packaging structure is interpreted by designs, fabrications and tests, in which the efficiency verification on co-planar bonding structures and vertical interconnections is concretely addressed. The performances on co-planar bonding structures have been revealed by 3D profiles of bonding surfaces, cross-sectional SEM images (the gap-free bonding layer) and tensile tests for Au-Si bonding strength. Besides, tests on leak rates of packaged chips indicate good packaging hermeticity. In terms of vertical interconnection properties, an in situ extracting method on the specific contact resistance (rho(c)) is also introduced to quantitatively appraise the quality of Au-Si ohmic contacts. Therefrom, the measured resistance of a vertical interconnection (similar to 1 Omega) could be qualified for most devices' interconnection requirements. And further, the extracted rho(c) values of 1.83-3.48 x 10(-8) Omega . m(2) also imply forming of good ohmic contacts in Au-Si bonding. More importantly, being analogously conducted by any available eutectic bonding techniques, this 3D packaging method has inherently extensive application prospects.
引用
收藏
页数:12
相关论文
共 50 条
  • [31] High Precision Low Temperature Direct Wafer Bonding Technology for Wafer-Level 3D ICs Manufacturing
    Kurz, F.
    Plach, T.
    Suess, J.
    Wagenleitner, T.
    Zinner, D.
    Rebhan, B.
    Dragoi, V.
    SEMICONDUCTOR WAFER BONDING: SCIENCE, TECHNOLOGY AND APPLICATIONS 14, 2016, 75 (09): : 345 - 353
  • [32] A wafer-level 3D packaging structure with Benzocyclobutene as a dielectric for multichip module fabrication
    Geng Fei
    Ding Xiaoyun
    Xu Gaowei
    Luo Le
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (10)
  • [33] Multichip alignment technology for 3D stack bonding and packaging
    Chen, Mingxiang
    Lü, Yaping
    Liu, Xiaogang
    Liu, Sheng
    Huazhong Keji Daxue Xuebao (Ziran Kexue Ban)/Journal of Huazhong University of Science and Technology (Natural Science Edition), 2015, 43 (02): : 1 - 5
  • [34] Development of 3D Wafer Level Hermetic Packaging with Through Glass Vias (TGVs) and Transient Liquid Phase Bonding Technology for RF Filter
    Chen, Zuohuan
    Yu, Daquan
    Zhong, Yi
    SENSORS, 2022, 22 (06)
  • [35] CMOS: compatible wafer bonding for MEMS and wafer-level 3D integration
    Dragoi, Viorel
    Pabo, Eric
    Burggraf, Juergen
    Mittendorfer, Gerald
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2012, 18 (7-8): : 1065 - 1075
  • [36] CMOS: compatible wafer bonding for MEMS and wafer-level 3D integration
    Viorel Dragoi
    Eric Pabo
    Jürgen Burggraf
    Gerald Mittendorfer
    Microsystem Technologies, 2012, 18 : 1065 - 1075
  • [37] 3D EMBEDDED WAFER-LEVEL PACKAGING TECHNOLOGY DEVELOPMENT FOR SMART CARD SIP APPLICATION
    Pares, G.
    Bouvier, C.
    Saadaoui, M.
    Mazuir, J.
    Noiray, J.
    Martinschitz, K.
    Planchais, A.
    Simon, G.
    PROCEEDINGS OF THE 2012 IEEE 14TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2012, : 304 - 310
  • [38] A 3D Prototyping Chip based on a wafer-level Stacking Technology
    Miyakawa, Nobuaki
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 416 - 420
  • [39] 3D Technology based on aligned wafer-to-wafer direct bonding for capacitive coupling interconnectivity.
    Charlet, B
    Di Cioccio, L
    Dechamp, J
    Zussy, M
    Enot, T
    Canegallo, R
    Fazzi, A
    Guerrieri, R
    Advanced Metallization Conference 2005 (AMC 2005), 2006, : 173 - 177
  • [40] Advances in Wire Bonding Technology for 3D Die Stacking and Fan Out Wafer Level Package
    Qin, Ivy
    Yauw, Oranna
    Schulze, Gary
    Shah, Aashish
    Chylak, Bob
    Wong, Nelson
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 1309 - 1315