NEM Relay-Based Sequential Logic Circuits for Low-Power Design

被引:19
|
作者
Venkatasubramanian, Ramakrishnan [1 ]
Manohar, Sujan K. [2 ]
Balsara, Poras T. [2 ]
机构
[1] Texas Instruments Inc, DSP Syst Grp, Dallas, TX 75094 USA
[2] Univ Texas Dallas, VLSI Circuits & Syst Lab, Dallas, TX 75080 USA
关键词
Digital circuits; integrated circuit modeling; logic circuits; nanoelectronics; nanoelectromechanical systems; sequential circuits;
D O I
10.1109/TNANO.2013.2252923
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Nanoelectromechanical (NEM) relays are a promising class of emerging devices that offer zero off-state leakage and behaves like an ideal switch. The zero leakage operation has generated lot of interest in low power logic design using these relays [1], [2]. This paper presents various sequential circuit topologies using NEM relays and analyzes their power, performance, and area tradeoffs. The mechanical delay is inversely proportional to the gate-base voltage V-gb. This paper also presents an integrated voltage doubler-based flip-flop that improves the performance by 2x by overdriving V-gb. An electromechanical model which accounts for the mechanical, electrical, and dispersion effects of the suspended gate relay operating at 1 V with a nominal air gap of 5-10 nm has been developed based on published fabrication results in [1]. Three sequential logic benchmark circuits were designed using NEM relays to verify the correctness of operation of the proposed circuits. This study explores different relay-based latch and flip-flop topologies, proposes fast sequential circuits that can operate at a frequency of 1/2t(m) (theoretical fastest frequency for NEM relay logic circuits) and further improves speed of sequential circuits by distributed charge boosting.
引用
收藏
页码:386 / 398
页数:13
相关论文
共 50 条
  • [31] LOW-POWER COMPARATOR DESIGN BASED ON CMOS DYNAMIC LOGIC CIRCUIT
    Patel, Chandrahash
    Veena, C. S.
    PROCEEDINGS ON 2014 2ND INTERNATIONAL CONFERENCE ON EMERGING TECHNOLOGY TRENDS IN ELECTRONICS, COMMUNICATION AND NETWORKING (ET2ECN), 2014,
  • [32] Limited switch dynamic logic circuits for high-speed low-power circuit design
    Belluomini, W
    Jamsek, D
    Martin, AK
    McDowell, C
    Montoye, RK
    Ngo, HC
    Sawada, J
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2006, 50 (2-3) : 277 - 286
  • [33] Dynamic current mode logic based flip-flop design for robust and low-power security integrated circuits
    Shen, Jizhong
    Geng, Liang
    Zhang, Fan
    ELECTRONICS LETTERS, 2017, 53 (18) : 1236 - 1237
  • [34] Design of a Radiation Hardened Latch for Low-power Circuits
    Liang, Huaguo
    Wang, Zhi
    Huang, Zhengfeng
    Yan, Aibin
    2014 IEEE 23RD ASIAN TEST SYMPOSIUM (ATS), 2014, : 19 - 24
  • [35] Low-Power Design in Aerospace Circuits: A Case Study
    Mengibar-Pozo, Luis
    Lorenz, Michael G.
    Lopez, Celia
    Entrena, Luis
    IEEE AEROSPACE AND ELECTRONIC SYSTEMS MAGAZINE, 2013, 28 (12) : 46 - 52
  • [36] Low-Power Design Methodology for CML and ECL Circuits
    Schrape, Oliver
    Appel, Markus
    Winkler, Frank
    Krstic, Milos
    2014 24TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2014,
  • [37] Design and Performance Analysis of Low-Power Arithmetic Circuits
    Pandey, Ritika
    Sharma, Pushpendra
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2024, 18 (02): : 161 - 168
  • [38] Low-power and compact sequential circuits with independent-gate FinFETs
    Tawfik, Sherif A.
    Kursun, Volkan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (01) : 60 - 70
  • [39] Investigation of Wirelessly Powered Circuit for Low-Power Adiabatic Logic Circuits
    Sakai, Masashi
    Sekine, Toshikazu
    Takahashi, Yasuhiro
    2015 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), VOLS 1-3, 2015,
  • [40] A novel low-power logic circuit design scheme
    Starzyk, Janusz A.
    He, Haibo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (02) : 176 - 180