NEM Relay-Based Sequential Logic Circuits for Low-Power Design

被引:19
|
作者
Venkatasubramanian, Ramakrishnan [1 ]
Manohar, Sujan K. [2 ]
Balsara, Poras T. [2 ]
机构
[1] Texas Instruments Inc, DSP Syst Grp, Dallas, TX 75094 USA
[2] Univ Texas Dallas, VLSI Circuits & Syst Lab, Dallas, TX 75080 USA
关键词
Digital circuits; integrated circuit modeling; logic circuits; nanoelectronics; nanoelectromechanical systems; sequential circuits;
D O I
10.1109/TNANO.2013.2252923
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Nanoelectromechanical (NEM) relays are a promising class of emerging devices that offer zero off-state leakage and behaves like an ideal switch. The zero leakage operation has generated lot of interest in low power logic design using these relays [1], [2]. This paper presents various sequential circuit topologies using NEM relays and analyzes their power, performance, and area tradeoffs. The mechanical delay is inversely proportional to the gate-base voltage V-gb. This paper also presents an integrated voltage doubler-based flip-flop that improves the performance by 2x by overdriving V-gb. An electromechanical model which accounts for the mechanical, electrical, and dispersion effects of the suspended gate relay operating at 1 V with a nominal air gap of 5-10 nm has been developed based on published fabrication results in [1]. Three sequential logic benchmark circuits were designed using NEM relays to verify the correctness of operation of the proposed circuits. This study explores different relay-based latch and flip-flop topologies, proposes fast sequential circuits that can operate at a frequency of 1/2t(m) (theoretical fastest frequency for NEM relay logic circuits) and further improves speed of sequential circuits by distributed charge boosting.
引用
收藏
页码:386 / 398
页数:13
相关论文
共 50 条
  • [41] RELAY-BASED AUTOTUNING WITH ALGEBRAIC CONTROL DESIGN
    Prokop, Roman
    Korbel, Jiri
    Prokopova, Zdenka
    23RD EUROPEAN CONFERENCE ON MODELLING AND SIMULATION (ECMS 2009), 2009, : 531 - 536
  • [42] Design of Subthreshold Adiabatic Logic based Combinational and Sequential Circuits
    Kalyani, P.
    Kumar, P. Satish
    Sekhar, P. Chandra
    2017 INTERNATIONAL CONFERENCE ON EMERGING TRENDS & INNOVATION IN ICT (ICEI), 2017, : 9 - 14
  • [43] Design of Combinational Logic circuits for Low power Reversible Logic circuits in Quantum Cellular Automata
    Anand, I. Vivek
    Kamaraj, A.
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [44] Power Allocation Schemes for Relay-Based Heterogeneous Networks
    Devarajan, Rajiv
    Mallick, Shankhanaad
    Bhargava, Vijay K.
    2013 13TH CANADIAN WORKSHOP ON INFORMATION THEORY (CWIT), 2013, : 122 - 126
  • [45] Asynchronous design for high-speed and low-power circuits
    Beerel, Peter A.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 669 - 669
  • [46] Glitch-conscious low-power design of arithmetic circuits
    Eriksson, H
    Larsson-Edefors, P
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 281 - 284
  • [47] Reliability Enhancement of Low-Power Sequential Circuits Using Reconfigurable Pulsed Latches
    Elsharkasy, Wael M.
    Khajeh, Amin
    Eltawil, Ahmed M.
    Kurdahi, Fadi J.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (07) : 1803 - 1814
  • [48] High-speed and low-power ECL circuits design based on BiCMOS technology
    Wisetphanichkij, S
    Dejhan, K
    Cheevasuvit, F
    Soonyeekan, C
    APCCAS '98 - IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: MICROELECTRONICS AND INTEGRATING SYSTEMS, 1998, : 41 - 44
  • [49] On mixed PTL/static logic for low-power and high-speed circuits
    Cho, GR
    Chen, T
    VLSI DESIGN, 2001, 12 (03) : 399 - 406
  • [50] Extremely low-power logic
    Piguet, C
    Gautier, J
    Heer, C
    O'Connor, I
    Schlichtmann, U
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 656 - 661