Glitch-conscious low-power design of arithmetic circuits

被引:0
|
作者
Eriksson, H [1 ]
Larsson-Edefors, P [1 ]
机构
[1] Chalmers Univ Technol, Dept Comp Engn, VLSI Res Grp, SE-41296 Gothenburg, Sweden
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Glitches are common in arithmetic circuits, especially in large multipliers where they often represent the major part of transitions. With the aim to provide a judicious glitch-reduction strategy, we extract and study the relation between generated and propagated glitches for three different arithmetic blocks. We show that the number of propagated glitches is far bigger than those generated regardless of circuit type, supply voltage, and threshold voltage. In contrast to existing glitch-reduction strategies we propose to focus also on the glitch propagation mechanism. It is shown how the inverting property of adder cells can be harnessed to reduce propagation of glitches and thus the overall power dissipation.
引用
收藏
页码:281 / 284
页数:4
相关论文
共 50 条
  • [1] Design and Performance Analysis of Low-Power Arithmetic Circuits
    Pandey, Ritika
    Sharma, Pushpendra
    [J]. JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2024, 18 (02): : 161 - 168
  • [2] Adaptive Approximation in Arithmetic Circuits: A Low-Power Unsigned Divider Design
    Jiang, Honglan
    Liu, Leibo
    Lombardi, Fabrizio
    Han, Jie
    [J]. PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 1411 - 1416
  • [3] Design of Low-power Arithmetic Logic Circuits for 45 nm CMOS Technology
    Lagostina, Lorenzo
    [J]. 2022 IEEE 21ST MEDITERRANEAN ELECTROTECHNICAL CONFERENCE (IEEE MELECON 2022), 2022, : 7 - 12
  • [4] Low-Power Approximate Arithmetic Circuits for IoT Devices
    Thakur, Garima
    Sohal, Harsh
    Jain, Shruti
    [J]. RECENT ADVANCES IN ELECTRICAL & ELECTRONIC ENGINEERING, 2022, 15 (05) : 421 - 428
  • [5] TECHNOLOGY FOR DESIGN OF LOW-POWER CIRCUITS
    BITTMANN, CA
    WILSON, GH
    WHITTIER, RJ
    WAITS, RK
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1970, SC 5 (01) : 29 - +
  • [6] Low-power high-performance arithmetic circuits and architectures
    Fahim, AM
    Elmasry, MI
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (01) : 90 - 94
  • [7] Low- and ultra low-power arithmetic units: Design and comparison
    Vratonjic, M
    Zeydel, BR
    Oklobdzija, VG
    [J]. 2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2005, : 249 - 252
  • [8] Design of a Radiation Hardened Latch for Low-power Circuits
    Liang, Huaguo
    Wang, Zhi
    Huang, Zhengfeng
    Yan, Aibin
    [J]. 2014 IEEE 23RD ASIAN TEST SYMPOSIUM (ATS), 2014, : 19 - 24
  • [9] Low-Power Design in Aerospace Circuits: A Case Study
    Mengibar-Pozo, Luis
    Lorenz, Michael G.
    Lopez, Celia
    Entrena, Luis
    [J]. IEEE AEROSPACE AND ELECTRONIC SYSTEMS MAGAZINE, 2013, 28 (12) : 46 - 52
  • [10] Low-Power Design Methodology for CML and ECL Circuits
    Schrape, Oliver
    Appel, Markus
    Winkler, Frank
    Krstic, Milos
    [J]. 2014 24TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2014,