Design of a Radiation Hardened Latch for Low-power Circuits

被引:28
|
作者
Liang, Huaguo [1 ]
Wang, Zhi [1 ]
Huang, Zhengfeng [1 ]
Yan, Aibin [2 ]
机构
[1] Hefei Univ Technol, Sch Elect Sci & Appl Phys, Hefei 230009, Peoples R China
[2] Hefei Univ Technol, Sch Comp & Informat, Hefei 230009, Peoples R China
关键词
Single event upset (SEU); Soft errors; C-element; Transient fault; Hardened latch; TOLERANT LATCH; LOW-COST; SOFT ERRORS; HIGH-PERFORMANCE;
D O I
10.1109/ATS.2014.16
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As technology node entered the era of nanotechnology, a latch is much more susceptible to soft errors caused by energetic particles in space radiation environment. In order to enhance the Single Event Upset (SEU)-tolerance capability of a latch, this paper presents an interlocking soft error hardened latch (ISEHL) which is suitable for low-power circuits. The proposed latch is based on three C-elements which are errors tolerable, and the logic state of each C-element is determined by the output state of two other C-elements, which constitute an interlocking soft error hardened latch. The simulation results show that the proposed ISEHL latch can not only be applied to clock-gating circuits but also perform with 41% power as well as 95% Power Delay Product (PDP) saving as comparing with the FERST latch which performs an equivalent superior SEU-tolerance ability.
引用
收藏
页码:19 / 24
页数:6
相关论文
共 50 条
  • [1] Low-Power Soft Error Hardened Latch
    Alidash, Hossein Karimiyan
    Oklobdzija, Vojin G.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2010, 5953 : 256 - +
  • [2] Low-Power Soft Error Hardened Latch
    Alidash, Hossein Karimiyan
    Oklobdzija, Vojin G.
    JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (01) : 218 - 226
  • [3] Low Cost and High Performance Radiation Hardened Latch Design for Reliable Circuits
    Shah, Ambika Prasad
    Waltl, Michael
    2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 197 - 200
  • [4] An ultra low-power double-node-upsets hardened latch design
    Chen, Zhuo
    Xie, Yuqiao
    Liang, Jingfeng
    Bi, Dawei
    Hu, Zhiyuan
    Zhang, Zhengxuan
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2024, 52 (10) : 5374 - 5389
  • [5] Ultra-low power radiation hardened by design memory circuits
    Chen, Tai-Hua
    Chen, Jinhui
    Clark, Lawrence T.
    Knudsen, Jonathan E.
    Samson, Giby
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2007, 54 (06) : 2004 - 2011
  • [6] A novel radiation hardened by design latch
    黄正峰
    梁华国
    Journal of Semiconductors, 2009, (03) : 118 - 121
  • [7] A novel radiation hardened by design latch
    Huang Zhengfeng
    Liang Huaguo
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (03)
  • [8] A low power TNU-resilient hardened latch design
    Huang, Zhengfeng
    Ai, Lei
    Jiang, Xinyu
    Gong, Zhouyu
    Wang, Xiaolei
    Lu, Yingchun
    Song, Tai
    Ouyang, Yiming
    Yan, Aibin
    MICROELECTRONICS RELIABILITY, 2024, 157
  • [9] TECHNOLOGY FOR DESIGN OF LOW-POWER CIRCUITS
    BITTMANN, CA
    WILSON, GH
    WHITTIER, RJ
    WAITS, RK
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1970, SC 5 (01) : 29 - +
  • [10] A LOW-POWER SYNCHRONOUS SRAM LATCH-TYPE FAST SENSE CIRCUITS
    SHIBATA, N
    WATANABE, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1995, E78C (07) : 797 - 804