NEM Relay-Based Sequential Logic Circuits for Low-Power Design

被引:19
|
作者
Venkatasubramanian, Ramakrishnan [1 ]
Manohar, Sujan K. [2 ]
Balsara, Poras T. [2 ]
机构
[1] Texas Instruments Inc, DSP Syst Grp, Dallas, TX 75094 USA
[2] Univ Texas Dallas, VLSI Circuits & Syst Lab, Dallas, TX 75080 USA
关键词
Digital circuits; integrated circuit modeling; logic circuits; nanoelectronics; nanoelectromechanical systems; sequential circuits;
D O I
10.1109/TNANO.2013.2252923
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Nanoelectromechanical (NEM) relays are a promising class of emerging devices that offer zero off-state leakage and behaves like an ideal switch. The zero leakage operation has generated lot of interest in low power logic design using these relays [1], [2]. This paper presents various sequential circuit topologies using NEM relays and analyzes their power, performance, and area tradeoffs. The mechanical delay is inversely proportional to the gate-base voltage V-gb. This paper also presents an integrated voltage doubler-based flip-flop that improves the performance by 2x by overdriving V-gb. An electromechanical model which accounts for the mechanical, electrical, and dispersion effects of the suspended gate relay operating at 1 V with a nominal air gap of 5-10 nm has been developed based on published fabrication results in [1]. Three sequential logic benchmark circuits were designed using NEM relays to verify the correctness of operation of the proposed circuits. This study explores different relay-based latch and flip-flop topologies, proposes fast sequential circuits that can operate at a frequency of 1/2t(m) (theoretical fastest frequency for NEM relay logic circuits) and further improves speed of sequential circuits by distributed charge boosting.
引用
收藏
页码:386 / 398
页数:13
相关论文
共 50 条
  • [21] Low-power sequential access memory design
    Moon, JS
    Athas, WC
    Beerel, PA
    Draper, JT
    PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 111 - 114
  • [22] Low-power high-performance FinFET sequential circuits
    Tawfik, Shenf A.
    Kursuri, Volkan
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 145 - 148
  • [23] A NEW, PRECHARGED, LOW-POWER LOGIC FAMILY FOR GAAS CIRCUITS
    CHANDRAMOULI, V
    MICHELL, N
    SMITH, KF
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (02) : 140 - 143
  • [24] Low-power logic styles for full-adder circuits
    Quintana, JM
    Avedillo, MJ
    Jiménez, R
    Rodríguez-Villegas, E
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 1417 - 1420
  • [25] LOW-POWER LOGIC-CIRCUITS - ACTUAL STATE AND PERSPECTIVES
    MAJOS, J
    LARDY, JL
    ONDE ELECTRIQUE, 1978, 58 (12): : 801 - 804
  • [26] Low-Power Differential Logic Gates for DPA Resistant Circuits
    Tena-Sanchez, Erica
    Castro, Javier
    Acosta, Antonio J.
    2014 17TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2014, : 671 - 674
  • [27] Ultracompact and Low-Power Logic Circuits via Workfunction Engineering
    Canan, Talha F.
    Kaya, Savas
    Karanth, Avinash
    Louri, Ahmed
    IEEE JOURNAL ON EXPLORATORY SOLID-STATE COMPUTATIONAL DEVICES AND CIRCUITS, 2019, 5 (02): : 94 - 102
  • [28] INDIDO: A novel low-power approach for domino logic circuits
    Mushtaq, Umayia
    Akram, Md Waseem
    Prasad, Dinesh
    Islam, Aminul
    PHYSICA SCRIPTA, 2024, 99 (07)
  • [29] A new precomputation architecture of sequential logic circuits for low power
    Xia, T
    Feng, JH
    Chen, ZJ
    Ji, LJ
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 2071 - 2074
  • [30] A Low-Power Robust Easily Cascaded PentaMTJ-Based Combinational and Sequential Circuits
    Gupta, Mohit Kumar
    Hasan, Mohd
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (01) : 218 - 222