Novel SET Mitigation Technique for Clock Distribution Networks

被引:9
|
作者
Hao, Peipei [1 ]
Chen, Shuming [1 ]
Huang, Pengcheng [1 ]
Chen, Jianjun [1 ]
Liang, Bin [1 ]
机构
[1] Natl Univ Def Technol, Coll Comp, Changsha 410073, Hunan, Peoples R China
基金
中国国家自然科学基金;
关键词
Single event transient (SET); clock distribution network (CDN); SET sensitivity; SET propagation; SET mitigation; charge sharing effect; SINGLE EVENT UPSETS; 130; NM; CHARGE; CIRCUITS; LOGIC; TECHNOLOGY; WELL;
D O I
10.1109/TDMR.2018.2802442
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With the fabrication technology progressively scaling down, the clock distribution network (CDN) in the integrated circuit is increasingly vulnerable to the single event transient (SET). In the worst case, the SET on the CDN can lead to failure of the whole circuit. In this paper, a novel SET mitigation technique for the CDN is proposed, in which the clock inverter is redesigned with dual inputs and dual outputs. Based on this kind of dual-in-and-dual-out inverter, the hardened CDN of a case circuit was designed and evaluated. Both the post-layout simulations and heavy ion radiation experiments show that, compared with the unhardened CDN, the probability capturing SET at the leaf nodes of the hardened CDN is significantly reduced. The area, performance, and power overheads introduced by this mitigation technique are negligible. Moreover, the SET mitigation technique is easy to realize and can be used in the CDNs with different topologies.
引用
收藏
页码:105 / 113
页数:9
相关论文
共 50 条
  • [21] Inductance enhancement in global clock distribution networks
    Luman, H
    Davis, J
    PROCEEDINGS OF THE IEEE 2004 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2004, : 119 - 121
  • [22] A Study of Reliability Issues in Clock Distribution Networks
    Todri, Aida
    Marek-Sadowska, Malgorzata
    2008 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2008, : 101 - 106
  • [23] EMI Reduction by Resonant Clock Distribution Networks
    Mesgarzadeh, Behzad
    Alvandpour, Atila
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 977 - 980
  • [24] Reduced Voltage Scaling in Clock Distribution Networks
    Mohammad, Khader
    Dodin, Ayman
    Liu, Bao
    Agaian, Sos
    VLSI DESIGN, 2009, 2009
  • [25] Architectures, stability and optimization for clock distribution networks
    Carareto, Rodrigo
    Orsatti, Fernando M.
    Piqueira, Jose Roberto C.
    COMMUNICATIONS IN NONLINEAR SCIENCE AND NUMERICAL SIMULATION, 2012, 17 (12) : 4672 - 4682
  • [26] A dynamic clock skew compensation circuit technique for low power clock distribution
    Yamashita, T
    Fujimoto, T
    Ishibashi, K
    2005 INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, 2005, : 7 - 10
  • [27] A Novel Level Shifter with Clock Gating Technique
    Thavamalar, B.
    Dhamodaran, M.
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2016, : 290 - 293
  • [28] A novel technique for incremental analysis of on-chip power distribution networks
    Fu, Yuhong
    Panda, Rajendran
    Reschke, Ben
    Sundareswaran, Savithri
    Zhao, Min
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 817 - 823
  • [29] A novel clock synchronizer for low-voltage clock distribution network
    Lu, Chong
    Duan, Zhi-kui
    Ding, Yi
    Tan, Hong-zhou
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [30] Skew Variation Compensating Technique for Clock Mesh Networks
    Jung, Gunok
    Hong, Sahun
    Lee, Donggyu
    Park, Jinsoo
    Yi, Sangdon
    Kwon, Yohan
    Cho, Ukrae
    Park, Sung Bae
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 894 - 897