A novel clock synchronizer for low-voltage clock distribution network

被引:0
|
作者
Lu, Chong [1 ,2 ]
Duan, Zhi-kui [2 ]
Ding, Yi [3 ]
Tan, Hong-zhou [1 ,2 ]
机构
[1] Sun Yat Sen Univ, SYSU CMU Shunde Int Joint Res Inst, Shunde 528300, Peoples R China
[2] Sun Yat Sen Univ, Sch Informat Sci & Technol, Guangzhou 510006, Guangdong, Peoples R China
[3] Hunan Univ Arts & Sci, Sch Comp Sci & Technol, Changde 415000, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a fast clock synchronizer for the low-voltage clock distribution network to reduce the power consumption and to suppress the phase error. This proposed circuit will align the clock signals of the leaf nodes with the source of root in most 4 clock cycles and diminish the buffers of original clock driver chains. CTC and FTC are implemented to perform coarse and fine tuning separately in 2 and 3 clock cycles with one shared cycle and low-voltage phase detectors are also applied to meet the requirement of power supply. Interleaved delay units are introduced to improve the precision of coarse tuning and binary search scheme is employed to shorten the fine tuning periods. The proposed circuit is designed using TSMC 65 nm GP process with a least 0.6 V supply. Comparison with the H-tree clock network synthesized of single core of OpenSPARC T2 is applied in this paper. The experimental results show that the clock will get synchronized in most 4 cycles with the phase error suppressed under 48 ps and the power saving is up to 42%.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A low-voltage CMOS switch with a novel clock boosting scheme
    Keskin, M
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (04) : 185 - 188
  • [2] Low-voltage nanopower clock generator for RFID applications
    Marraccini, Francesco
    De Vita, Giuseppe
    Di Pascoli, Stefano
    Iannaccone, Giuseppe
    [J]. MICROELECTRONICS JOURNAL, 2008, 39 (12) : 1736 - 1739
  • [3] A clock-less low-voltage AES crypto-processor
    Bouesse, GF
    Renaudin, M
    Witon, A
    Germain, F
    [J]. ESSCIRC 2005: PROCEEDINGS OF THE 31ST EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2005, : 403 - 406
  • [4] Variation-Tolerant Elastic Clock Scheme for Low-Voltage Operations
    Ryu, Sungju
    Koo, Jongeun
    Kim, Wook
    Kim, Yonghwan
    Kim, Jae-Joon
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (07) : 2245 - 2255
  • [5] Clock skew analysis in optical clock distribution network
    Tosik, Grzegorz
    Abramowicz, Filip
    Lisik, Zbigniew
    Gaffiot, Frederic
    [J]. 2007 PROCEEDINGS OF THE 9TH INTERNATIONAL CONFERENCE ON THE EXPERIENCE OF DESIGNING AND APPLICATION OF CAD SYSTEMS IN MICROELECTRONICS, 2007, : 422 - +
  • [6] An efficient clock scheme for low-voltage four-phase charge pumps
    Lin, HC
    Chen, NH
    [J]. 2001 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2001, : 228 - 231
  • [7] A Negative Charge Pump Using Enhanced Pumping Clock for Low-Voltage DRAM
    Lee, Choongkeun
    Yim, Taegun
    Yoon, Hongil
    [J]. ELECTRONICS, 2020, 9 (11) : 1 - 11
  • [8] Design and characterization of low-voltage analog switch without the need for clock boosting
    Fayomi, CJB
    Roberts, GW
    [J]. 2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2004, : 315 - 318
  • [9] Multi-Voltage Domain Power Distribution Network for Optimized Ultra-Low Voltage Clock Delivery
    Hossain, Md Shazzad
    Savidis, Ioannis
    [J]. 2018 NINTH INTERNATIONAL GREEN AND SUSTAINABLE COMPUTING CONFERENCE (IGSC), 2018,
  • [10] Chip-package hybrid clock distribution network and DLL for low jitter clock delivery
    Chung, D
    Ryu, C
    Kim, H
    Lee, C
    Kim, J
    Bae, K
    Yu, J
    Yoo, H
    Kim, J
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (01) : 274 - 286