An implemented VLSI architecture of inverse quantizer for AVS HDTV video decoder

被引:0
|
作者
Sheng, B
Wen, G
Di, W
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
AVS is Chinese new audio and video coding standard. A pipeline-based architecture of inverse quantizer for AVS video standard is proposed in this paper. Due to using one-pass processing for Run Length Decoding, Inverse Scan and Inverse Quantization, the architecture can save many buffers, which are used to store intermediate results during multi-pass processing. Furthermore, the processing speed is up to one coefficient per clock cycle. This architecture has been described in Verilog HDL, simulated with VCS digital simulator, and synthesized using 0.18 mu m CMOS cells library by Synopsys Design Compiler. The circuit totally costs about 13.7k logic gates when running at 200MHz. Simulation results show that the architecture can support real-time inverse quantization for HDTV (1280x720, 60fps) video. This architecture has been implemented in a single chip HDTV decoder for AVS video and audio.
引用
收藏
页码:306 / 309
页数:4
相关论文
共 50 条
  • [31] HDTV video decoder based on data flow
    Wang, Hui
    Mao, Xun
    Wang, Wei
    Gong, Hui-Ming
    Zhou, Feng
    Yao, Qing-Dong
    Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2002, 36 (02): : 216 - 218
  • [32] A real-time HDTV video decoder
    Ling, N
    Wang, NT
    SIPS 2001: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2001, : 259 - 270
  • [33] An efficient MV prediction VLSI architecture for H.264 video decoder
    Yin, HaiBing
    Zhang, DongPing
    Wang, XiuMin
    Xia, ZheLei
    2008 INTERNATIONAL CONFERENCE ON AUDIO, LANGUAGE AND IMAGE PROCESSING, VOLS 1 AND 2, PROCEEDINGS, 2008, : 423 - 428
  • [34] Highly parallel implementation of sub-pixel interpolation for AVS HDTV decoder
    Wan-yi Li
    Lu Yu
    Journal of Zhejiang University-SCIENCE A, 2008, 9 : 1638 - 1643
  • [35] Highly parallel implementation of sub-pixel interpolation for AVS HDTV decoder
    Li, Wan-yi
    Yu, Lu
    JOURNAL OF ZHEJIANG UNIVERSITY-SCIENCE A, 2008, 9 (12): : 1638 - 1643
  • [37] VLSI architecture of List Sphere Decoder
    Kim, Hyoung-Soon
    Seo, Sang-Ho
    Park, Sin-Chong
    9TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY: TOWARD NETWORK INNOVATION BEYOND EVOLUTION, VOLS 1-3, 2007, : 1693 - +
  • [38] A VLSI architecture design of CAVLC decoder
    Wu, D
    Gao, W
    Hu, MZ
    Ji, ZZ
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 962 - 965
  • [39] A Reduced Memory AVS Decoder for Compressed HD Video
    Nie, Zhengang
    2018 11TH INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING, BIOMEDICAL ENGINEERING AND INFORMATICS (CISP-BMEI 2018), 2018,
  • [40] AVS VIDEO DECODER ON MULTICORE SYSTEMS: OPTIMIZATIONS AND TRADEOFFS
    Krommydas, Konstantinos
    Antonopoulos, Christos D.
    Bellas, Nikolaos
    Feng, Wu-chun
    2011 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO (ICME), 2011,