Highly parallel implementation of sub-pixel interpolation for AVS HDTV decoder

被引:1
|
作者
Li, Wan-yi [1 ]
Yu, Lu [1 ]
机构
[1] Zhejiang Univ, Inst Informat & Commun Engn, Hangzhou 310027, Peoples R China
来源
关键词
VLSI architecture; Interpolation; AVS HDTV; TN919; 8; TP37;
D O I
10.1631/jzus.A0820112
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this paper, we propose an effective VLSI architecture of sub-pixel interpolation for motion compensation in the AVS HDTV decoder. To utilize the similar arithmetical operations of 15 luma sub-pixel positions, three types of interpolation filters are proposed. A simplified multiplier is presented due to the limited range of input in the chroma interpolation process. To improve the processing throughput, a parallel and pipelined computing architecture is adopted. The simulation results show that the proposed hardware implementation can satisfy the real-time constraint for the AVS HDTV (1 920x1 088) 30 fps decoder by operating at 108 MHz with 38.18k logic gates. Meanwhile, it costs only 216 cycles to accomplish one macroblock, which means the B frame sub-pixel interpolation can be realized by using only one set of the proposed architecture under real-time constraints.
引用
收藏
页码:1638 / 1643
页数:6
相关论文
共 50 条
  • [2] Highly parallel implementation of sub-pixel interpolation for AVS HDTV decoder
    Wan-yi Li
    Lu Yu
    Journal of Zhejiang University-SCIENCE A, 2008, 9 : 1638 - 1643
  • [3] Sub-pixel motion compensation interpolation filter in AVS
    Wang, RG
    Huang, C
    Li, JT
    Shen, YF
    2004 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXP (ICME), VOLS 1-3, 2004, : 93 - 96
  • [4] VLSI Implementation of Sub-pixel Interpolator for AVS Encoder
    Chen Guanghua
    Wang Anqi
    Hu Dengji
    Ma Shiwei
    Zeng Weimin
    LIFE SYSTEM MODELING AND INTELLIGENT COMPUTING, PT II, 2010, 6329 : 351 - +
  • [5] High throughput and low memory access sub-pixel interpolation architecture for H.264/AVC HDTV decoder
    Wang, RG
    Li, M
    Li, JT
    Zhang, YD
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2005, 51 (03) : 1006 - 1013
  • [6] The high throughput and low memory access design of sub-pixel interpolation for H.264/AVC HDTV decoder
    Li, M
    Wang, RG
    Wu, WC
    2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS), 2005, : 296 - 301
  • [7] Assembly optimization of AVS sub-pixel interpolation module based on C64x+DSP
    Chang, Qing
    Li, Fujiang
    Zhang, Gang
    Journal of Computational Information Systems, 2012, 8 (09): : 3785 - 3789
  • [8] A RECONFIGURABLE HEVC SUB-PIXEL INTERPOLATION HARDWARE
    Kalali, Ercan
    Adibelli, Yusuf
    Hamzaoglu, Ilker
    2013 IEEE THIRD INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - BERLIN (ICCE-BERLIN), 2013,
  • [9] Interpolation Artifacts in Sub-Pixel Image Registration
    Rohde, Gustavo K.
    Aldroubi, Akram
    Healy, Dennis M., Jr.
    IEEE TRANSACTIONS ON IMAGE PROCESSING, 2009, 18 (02) : 333 - 345
  • [10] An Efficient VLSI Architecture of Sub-pixel Interpolator for AVS Encoder
    Chen Guanghua
    Zhang xiaoli
    Liu Ming
    Zhu Jingming
    Ma Shiwei
    Zeng Weimin
    ICSP: 2008 9TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-5, PROCEEDINGS, 2008, : 1256 - +