An Efficient VLSI Architecture of Sub-pixel Interpolator for AVS Encoder

被引:0
|
作者
Chen Guanghua [1 ]
Zhang xiaoli [1 ]
Liu Ming [1 ]
Zhu Jingming [1 ]
Ma Shiwei [1 ]
Zeng Weimin [1 ]
机构
[1] Shanghai Univ, Key Lab Adv Display & Syst Applicat, Minist Educ & Microelectron Res & Dev Ctr, Shanghai 200072, Peoples R China
关键词
AVS; interpolation; data reuse; separated 1-D architecture;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Interpolation is the main bottleneck in AVS real-time high definition video encoder for its high memory bandwidth and large calculation complexity caused by the new coding features of variable block size and 4-tap filter. In this paper, an efficient VLSI architecture of interpolation supporting AVS Baseline@L4 is presented. Vertical redundant data reuse, horizontal redundant data reuse and sub-pixel data reuse schemes are presented to reduce memory bandwidth and processing cycle. The separated 1-D interpolation filters are used to improve throughput and hardware utilization. The proposed design is implemented on the Vertex4 XC4VLX200 field programmable gate array with operating frequency of 150MHz and can support 1080p (1920 x 1080) 30fps AVS real-time encoder. It is a useful intellectual property design for real-time high definition video application.
引用
收藏
页码:1256 / +
页数:2
相关论文
共 50 条
  • [1] VLSI Implementation of Sub-pixel Interpolator for AVS Encoder
    Chen Guanghua
    Wang Anqi
    Hu Dengji
    Ma Shiwei
    Zeng Weimin
    [J]. LIFE SYSTEM MODELING AND INTELLIGENT COMPUTING, PT II, 2010, 6329 : 351 - +
  • [2] VLSI implementation of sub-pixel interpolator for H.264/AVC encoder
    Zhai, Haihua
    Xi, Zhiqi
    Chen, Guanghua
    [J]. HDP'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON HIGH DENSITY PACKAGING AND MICROSYSTEM INTEGRATION, 2007, : 360 - +
  • [3] A high performance hardware architecture of Sub-pixel Interpolator for H.264/AVC Encoder
    Chen Guanghua
    Su Wenpeng
    Wang Fengjiao
    Wang Anqi
    Zeng Weimin
    Wang Renjie
    Dai Sunfang
    [J]. ADVANCED MECHANICAL DESIGN, PTS 1-3, 2012, 479-481 : 2521 - +
  • [4] An area-efficient VLSI architecture for AVS intra frame encoder
    Zhang, Ke
    Yu, Lu
    [J]. VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2007, PTS 1 AND 2, 2007, 6508
  • [5] An efficient VLSI architecture for rate disdortion optimization in AVS video encoder
    Yin, Hai Bing
    Lou, Xi Zhong
    Xia, Zhe Lei
    Gao, Wen
    [J]. PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2805 - +
  • [6] Sub-pixel motion compensation interpolation filter in AVS
    Wang, RG
    Huang, C
    Li, JT
    Shen, YF
    [J]. 2004 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXP (ICME), VOLS 1-3, 2004, : 93 - 96
  • [7] The Method of RGBX Sub-pixel Architecture for Power Efficient Display
    Yang, Hsueh-Yen
    [J]. 2017 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TW), 2017,
  • [8] Efficient Macroblock Pipeline Structure in High Definition AVS Video Encoder VLSI Architecture
    Yin, Hai Bing
    Qi, Hong Gang
    Jia, Huizhu
    Xie, Don
    Gao, Wen
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 669 - 672
  • [9] Efficient Sub-Pixel Interpolation And Low Power VLSI Architecture For Fractional Motion Estimation in H.264/AVC
    Ndili, Obianuju
    Ogunfunmi, Tokunbo
    [J]. 2010 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ICSPCS), 2010,
  • [10] Sub-pixel mapping based on sub-pixel to sub-pixel spatial attraction model
    Wang, Liguo
    Wang, Qunming
    Liu, Danfeng
    [J]. 2011 IEEE INTERNATIONAL GEOSCIENCE AND REMOTE SENSING SYMPOSIUM (IGARSS), 2011, : 593 - 596