An efficient VLSI architecture for rate disdortion optimization in AVS video encoder

被引:0
|
作者
Yin, Hai Bing [1 ]
Lou, Xi Zhong [1 ]
Xia, Zhe Lei [1 ]
Gao, Wen [2 ]
机构
[1] China Jiliang Univ, Dept Elect Informat, Hangzhou, Zhejiang, Peoples R China
[2] Peking Univ, Inst Digital Media, Beijing, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A dedicated VLSI architecture is proposed to implement rate distortion optimization (RDO) for AVS video coding, with 4CIF format video supported at a system clock of 54 MHZ for low power applications. The seven-step block level pipeline architecture is employed for RDO with parallel structure to satisfy the timing constraint with all coding modes supported in AVS-P2. Fast transform domain SSD calculation algorithm is employed to reduce the computation redundancy in RDO. The run length pair detection and Golomb coding bits estimation modules are implemented using four-way parallel structure with 2D-VLC tables shared mutually. Other modules in the RDO pipeline are implemented with eight-way parallel structure. The architecture is implemented using VHDL language and successfully verified on Xilinx Virtex-2 FPGA.
引用
收藏
页码:2805 / +
页数:2
相关论文
共 50 条
  • [1] Efficient Macroblock Pipeline Structure in High Definition AVS Video Encoder VLSI Architecture
    Yin, Hai Bing
    Qi, Hong Gang
    Jia, Huizhu
    Xie, Don
    Gao, Wen
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 669 - 672
  • [2] An area-efficient VLSI architecture for AVS intra frame encoder
    Zhang, Ke
    Yu, Lu
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2007, PTS 1 AND 2, 2007, 6508
  • [3] An Efficient VLSI Architecture of Sub-pixel Interpolator for AVS Encoder
    Chen Guanghua
    Zhang xiaoli
    Liu Ming
    Zhu Jingming
    Ma Shiwei
    Zeng Weimin
    ICSP: 2008 9TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-5, PROCEEDINGS, 2008, : 1256 - +
  • [4] A HIGHLY EFFICIENT EXTERNAL MEMORY INTERFACE ARCHITECTURE FOR AVS HD VIDEO ENCODER
    Huang, Xiaofeng
    Zhu, Chuang
    Zhang, Lei
    Wei, Kaijin
    Jia, Huizhu
    Xie, Don
    Gao, Wen
    ELECTRONIC PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO WORKSHOPS (ICMEW), 2013,
  • [5] Memory bandwidth efficient hardware architecture for AVS encoder
    Ding, Dandan
    Yao, Shuo
    Yu, Lu
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2008, 54 (02) : 675 - 680
  • [6] An efficient VLSI architecture of VLD for AVS HDTV decoder
    Sheng, Bin
    Gao, Wen
    Xie, Don
    Wu, Di
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (02) : 696 - 701
  • [7] An efficient VLSI architecture for CBAC of AVS HDTV decoder
    Zheng, Junhao
    Gao, Wen
    Wu, David
    Xie, Don
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2009, 24 (04) : 324 - 332
  • [8] VLSI architecture design of VLC encoder for high data rate video/image coding
    Chang, Hao-Chieh
    Chen, Liang-Gee
    Chang, Yung-Chi
    Huang, Sheng-Chieh
    Proceedings - IEEE International Symposium on Circuits and Systems, 1999, 4
  • [9] High Throughput VLSI Architecture for Multi-resolution Integer Motion Estimation in High Definition AVS Video Encoder
    Yin, HaiBing
    Qi, Honggang
    Xu, Hao
    Xie, Xiaodong
    Gao, Wen
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2010, 2010, 7744
  • [10] An Efficient VLSI Architecture for Motion Compensation of AVS HDTV Decoder
    Jun-Hao Zheng
    Lei Deng
    Peng Zhang
    Don Xie
    Journal of Computer Science and Technology, 2006, 21 : 370 - 377