An efficient VLSI architecture for rate disdortion optimization in AVS video encoder

被引:0
|
作者
Yin, Hai Bing [1 ]
Lou, Xi Zhong [1 ]
Xia, Zhe Lei [1 ]
Gao, Wen [2 ]
机构
[1] China Jiliang Univ, Dept Elect Informat, Hangzhou, Zhejiang, Peoples R China
[2] Peking Univ, Inst Digital Media, Beijing, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A dedicated VLSI architecture is proposed to implement rate distortion optimization (RDO) for AVS video coding, with 4CIF format video supported at a system clock of 54 MHZ for low power applications. The seven-step block level pipeline architecture is employed for RDO with parallel structure to satisfy the timing constraint with all coding modes supported in AVS-P2. Fast transform domain SSD calculation algorithm is employed to reduce the computation redundancy in RDO. The run length pair detection and Golomb coding bits estimation modules are implemented using four-way parallel structure with 2D-VLC tables shared mutually. Other modules in the RDO pipeline are implemented with eight-way parallel structure. The architecture is implemented using VHDL language and successfully verified on Xilinx Virtex-2 FPGA.
引用
收藏
页码:2805 / +
页数:2
相关论文
共 50 条
  • [21] EFFICIENT VLSI ARCHITECTURE FOR BIT PLANE ENCODER OF JPEG 2000
    Sarawadekar, Kishor
    Banerjee, Swapna
    2009 16TH IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1-6, 2009, : 2805 - 2808
  • [22] VLSI Implementation of Sub-pixel Interpolator for AVS Encoder
    Chen Guanghua
    Wang Anqi
    Hu Dengji
    Ma Shiwei
    Zeng Weimin
    LIFE SYSTEM MODELING AND INTELLIGENT COMPUTING, PT II, 2010, 6329 : 351 - +
  • [23] VLSI FRIENDLY ME SEARCH WINDOW BUFFER STRUCTURE OPTIMIZATION AND ALGORITHM VERIFICATION FOR HIGH DEFINITION H.264/AVS VIDEO ENCODER
    Yin, Haibing
    Deng, Lei
    Qi, Honggang
    Gao, Wen
    ICME: 2009 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-3, 2009, : 1098 - 1101
  • [24] A high speed and efficient architecture of VLD for AVS HD video decoder
    Liu, Yutong
    Yang, Zhenqiang
    Jia, Huizhu
    Xie, Don
    2012 PICTURE CODING SYMPOSIUM (PCS), 2012, : 377 - 380
  • [25] An Efficient VLSI Architecture of Parallel Bit Plane Encoder Based on CCSDS IDC
    Lu, Yi
    Lei, Jie
    Li, Yunsong
    2012 ASIA-PACIFIC SIGNAL AND INFORMATION PROCESSING ASSOCIATION ANNUAL SUMMIT AND CONFERENCE (APSIPA ASC), 2012,
  • [26] VLSI Architecture of High Speed SAD for High Efficiency Video Coding (HEVC) Encoder
    Joshi, Amit M.
    Ansari, Mohd. Samar
    Sahu, Chitrakant
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [27] Efficient VLSI architecture for buffer used in EBCOT of JPEG2000 encoder
    Gupta, AK
    Nooshabadi, S
    Taubman, D
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4361 - 4364
  • [28] An Intra Prediction Pipeline Architecture Design for AVS Encoder
    Zhu, Xiangkui
    Yin, Haibin
    Gao, Wen
    Qi, Honggang
    Xie, Don
    2010 DIGEST OF TECHNICAL PAPERS INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS ICCE, 2010,
  • [29] Multiple Target Performance Evaluation Model for HD Video Encoder VLSI Architecture Design
    Yin, Haibing
    Li, Shizhong
    Hu, Hongqi
    2013 IEEE INTERNATIONAL CONFERENCE ON VISUAL COMMUNICATIONS AND IMAGE PROCESSING (IEEE VCIP 2013), 2013,
  • [30] Optimization of two-context MQ-encoder and implementation of VLSI architecture
    Di, Zhi-Xiong
    Shi, Jiang-Yi
    Liu, Kai
    Li, Yun-Song
    Ma, Pei-Jun
    Hao, Yue
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2013, 41 (05): : 918 - 925