An Intra Prediction Pipeline Architecture Design for AVS Encoder

被引:0
|
作者
Zhu, Xiangkui [1 ]
Yin, Haibin [1 ]
Gao, Wen [1 ]
Qi, Honggang [1 ]
Xie, Don [1 ]
机构
[1] Peking Univ, Natl Engn Lab Video Technol, Beijing, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, an efficient pipelining method to reduce the data dependence for intra prediction in AVS high-definition real-time encoder is proposed. Taking advantage of different data dependences of different locations and prediction modes of sub-blocks within a MB, a new processing order for sub-blocks and their prediction modes is applied in intra prediction pipelining method. The proposed method was implemented in Verilog and synthesized on Xilinx LX330. The simulation result shows that the design is capable of achieving real-time encoding 720p high-definition video sequences at 30 frames per second.
引用
收藏
页数:2
相关论文
共 50 条
  • [1] An efficient hardware implementation for intra prediction of AVS encoder
    Yang, Qitong
    Zhang, Zhaoyang
    Teng, Guowei
    Shen, Liquan
    [J]. 2008 INTERNATIONAL CONFERENCE ON AUDIO, LANGUAGE AND IMAGE PROCESSING, VOLS 1 AND 2, PROCEEDINGS, 2008, : 200 - 205
  • [2] An area-efficient VLSI architecture for AVS intra frame encoder
    Zhang, Ke
    Yu, Lu
    [J]. VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2007, PTS 1 AND 2, 2007, 6508
  • [3] A NOVEL ARCHITECTURE OF AVS2 INTRA PREDICTION
    Lai, Guanchi
    Zhao, Jin
    Liu, Xiao
    Huang, Yanjun
    Cui, Zhengdong
    Yan, Wei
    [J]. 2020 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2020, : 92 - 95
  • [4] A HIGHLY EFFICIENT PIPELINE ARCHITECTURE OF RDO-BASED MODE DECISION DESIGN FOR AVS HD VIDEO ENCODER
    Zhu, Chuang
    Li, Yuan
    Jia, Hui-zhu
    Xie, Xiao-dong
    Yin, Hai-bing
    [J]. 2011 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO (ICME), 2011,
  • [5] Efficient Macroblock Pipeline Structure in High Definition AVS Video Encoder VLSI Architecture
    Yin, Hai Bing
    Qi, Hong Gang
    Jia, Huizhu
    Xie, Don
    Gao, Wen
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 669 - 672
  • [6] Hardware architecture for AVS entropy encoder
    Xu, Long
    Deng, Lei
    Ji, Xiangyang
    Peng, Xiaoming
    Gao, Wen
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2008, 54 (02) : 769 - 777
  • [7] The Design of AVS Encoder XAVS
    Zhang Qi-gui
    Li Fu-jiang
    Li Rui-gang
    Wang Jin
    [J]. ICCSIT 2010 - 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY, VOL 2, 2010, : 628 - 632
  • [8] A novel Intra prediction architecture for the hardware HEVC encoder
    Abramowski, Andrzej
    Pastuszak, Grzegorz
    [J]. 16TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2013), 2013, : 429 - 436
  • [9] Memory bandwidth efficient hardware architecture for AVS encoder
    Ding, Dandan
    Yao, Shuo
    Yu, Lu
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2008, 54 (02) : 675 - 680
  • [10] Efficient Fast Algorithm and Parallel Hardware Architecture for Intra Prediction of AVS3
    Cai, Zhanyuan
    Gao, Wei
    [J]. 2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,