An efficient VLSI architecture for rate disdortion optimization in AVS video encoder

被引:0
|
作者
Yin, Hai Bing [1 ]
Lou, Xi Zhong [1 ]
Xia, Zhe Lei [1 ]
Gao, Wen [2 ]
机构
[1] China Jiliang Univ, Dept Elect Informat, Hangzhou, Zhejiang, Peoples R China
[2] Peking Univ, Inst Digital Media, Beijing, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A dedicated VLSI architecture is proposed to implement rate distortion optimization (RDO) for AVS video coding, with 4CIF format video supported at a system clock of 54 MHZ for low power applications. The seven-step block level pipeline architecture is employed for RDO with parallel structure to satisfy the timing constraint with all coding modes supported in AVS-P2. Fast transform domain SSD calculation algorithm is employed to reduce the computation redundancy in RDO. The run length pair detection and Golomb coding bits estimation modules are implemented using four-way parallel structure with 2D-VLC tables shared mutually. Other modules in the RDO pipeline are implemented with eight-way parallel structure. The architecture is implemented using VHDL language and successfully verified on Xilinx Virtex-2 FPGA.
引用
收藏
页码:2805 / +
页数:2
相关论文
共 50 条
  • [31] An efficient VLSI architecture for MC interpolation in AVC video coding
    Lei, D
    Wen, G
    Hu, MZ
    Zhou, JZ
    ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 564 - 568
  • [32] An Efficient VLSI Architecture and Implementation of Motion Compensation for Video Decoder
    Cao, Chao
    Yu, Li-zhen
    Zhang, Yanjun
    COMMUNICATIONS AND INFORMATION PROCESSING, PT 2, 2012, 289 : 556 - +
  • [33] Hardware Oriented Algorithm Analysis and Modification for High Definition AVS Video Encoder VLSI Implementation Digest of Technical Papers
    Yin, Hai Bing
    Qi, Hong Gang
    Xie, Don
    Gao, Wen
    2010 DIGEST OF TECHNICAL PAPERS INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS ICCE, 2010,
  • [34] An Efficient VLSI Design of CAVLC Encoder
    Mukherjee, Rohan
    Banerjee, Anupam
    Maulik, Avirup
    Chakrabarty, Indrajit
    Dutta, Pranab Kumar
    Ray, Ajoy Kumar
    TENCON 2017 - 2017 IEEE REGION 10 CONFERENCE, 2017, : 805 - 810
  • [35] An AVS HDTV video decoder architecture employing efficient HW/SW partitioning
    Jia, Huizhu
    Zhang, Peng
    Xie, Don
    Gao, Wen
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (04) : 1447 - 1453
  • [36] Multiple Constraints Rate Distortion Optimization for a Video Encoder Control
    Le Leannec, Fabrice
    Poirier, Tangi
    Galpin, Franck
    Urban, Fabrice
    Fleureau, Julien
    Rath, Gagan
    Dumas, Thierry
    APPLICATIONS OF DIGITAL IMAGE PROCESSING XLIII, 2020, 11510
  • [37] A VLSI architecture of SVC encoder for mobile system
    Park, Jeoong Sung
    Ogunfunmi, Tokunbo
    IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE 2011), 2011, : 809 - 810
  • [38] Rate-Distortion-Complexity Analysis on AVS Encoder
    Li, Peng
    Chen, Yiqiang
    Ji, Wen
    ADVANCES IN MULTIMEDIA INFORMATION PROCESSING-PCM 2010, PT II, 2010, 6298 : 73 - 83
  • [39] An area efficient dct architecture for MPEG-2 video encoder
    Kim, K
    Koh, JS
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1999, 45 (01) : 62 - 67
  • [40] An efficient hardware implementation for intra prediction of AVS encoder
    Yang, Qitong
    Zhang, Zhaoyang
    Teng, Guowei
    Shen, Liquan
    2008 INTERNATIONAL CONFERENCE ON AUDIO, LANGUAGE AND IMAGE PROCESSING, VOLS 1 AND 2, PROCEEDINGS, 2008, : 200 - 205