Highly parallel implementation of sub-pixel interpolation for AVS HDTV decoder

被引:0
|
作者
Wan-yi LI
机构
关键词
VLSI architecture; Interpolation; AVS HDTV;
D O I
暂无
中图分类号
TN764 [解码器]; TN949.2 [电视:按功能、用途分];
学科分类号
080902 ; 0810 ; 081001 ;
摘要
In this paper, we propose an effective VLSI architecture of sub-pixel interpolation for motion compensation in the AVS HDTV decoder. To utilize the similar arithmetical operations of 15 luma sub-pixel positions, three types of interpolation filters are proposed. A simplified multiplier is presented due to the limited range of input in the chroma interpolation process. To improve the processing throughput, a parallel and pipelined computing architecture is adopted. The simulation results show that the proposed hardware implementation can satisfy the real-time constraint for the AVS HDTV (1920×1088) 30 fps decoder by operating at 108 MHz with 38.18k logic gates. Meanwhile, it costs only 216 cycles to accomplish one macroblock, which means the B frame sub-pixel interpolation can be realized by using only one set of the proposed architecture under real-time constraints.
引用
收藏
页码:1638 / 1643
页数:6
相关论文
共 2 条
  • [1] An efficient VLSI architecture for motion compensation of AVS HDTV decoder
    Zheng, Jun-Hao
    Deng, Lei
    Zhang, Peng
    Xie, Don
    [J]. JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2006, 21 (03) : 370 - 377
  • [2] A real-time video decoder for digital HDTV
    Ling, N
    Wang, NT
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2003, 33 (03): : 295 - 306