3-D Stacked Technology of DRAM-Logic Controller Using Through-Silicon Via (TSV)

被引:13
|
作者
Shen, Wen-Wei [1 ,2 ]
Lin, Yu-Min [1 ,2 ]
Chen, Shang-Chun [2 ]
Chang, Hsiang-Hung [2 ]
Chang, Tao-Chih [2 ]
Lo, Wei-Chung [2 ]
Lin, Chien-Chung [1 ,2 ]
Chou, Yung-Fa [2 ]
Kwai, Ding-Ming [2 ]
Kao, Ming-Jer [2 ]
Chen, Kuan-Neng [1 ,2 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
[2] Ind Technol Res Inst, Elect & Optoelect Syst Res Labs, Hsinchu 31040, Taiwan
来源
关键词
Backside-via-last TSV; three-dimensional heterogeneous integration; CHIP;
D O I
10.1109/JEDS.2018.2815344
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a four-layer-stacked chip with 45-nm dynamic random access memory (DRAM) dice and 65-nm logic controller, which are interconnected by backside-via-last through-silicon via (TSV) processes. Fabrication of backside-via-last process and multiple die stacking using chip-to-chip bonding are presented with electrical connection between TSV (5-mu m-diameter/ 50-mu m-length) and Cu interconnects. Excellent fabrication of stacked dice verified that the micro bumps with 12-mu m diameter are bonded using three step temperature bonding profile. Further stacked DRAM/ Logic performance and system verifications are demonstrated successfully using 3-D heterogeneous integration.
引用
收藏
页码:396 / 402
页数:7
相关论文
共 50 条
  • [1] 3-D through-silicon via technology
    Vardaman, E. Jan
    [J]. Electronic Device Failure Analysis, 2008, 10 (04): : 30 - 32
  • [2] Sensitivity Analysis of Through-Silicon Via (TSV) Interconnects for 3-D ICs
    Zhao, Wen-Sheng
    Hu, Jun
    Yin, Wen-Yan
    [J]. 2011 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2011,
  • [3] 3-D Packaging With Through-Silicon Via (TSV) for Electrical and Fluidic Interconnections
    Khan, Navas
    Yu, Li Hong
    Pin, Tan Siow
    Ho, Soon Wee
    Kripesh, Vaidyanathan
    Pinjala, Damaruganath
    Lau, John H.
    Chuan, Toh Kok
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (02): : 221 - 228
  • [4] On Signalling Over Through-Silicon Via (TSV) Interconnects in 3-D Integrated Circuits
    Weerasekera, Roshan
    Grange, Matt
    Pamunuwa, Dinesh
    Tenhunen, Hannu
    [J]. 2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1325 - 1328
  • [5] Power Delivery Design for 3-D ICs Using Different Through-Silicon Via (TSV) Technologies
    Khan, Nauman H.
    Alam, Syed M.
    Hassoun, Soha
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (04) : 647 - 658
  • [6] TSV Technology and Challenges for 3D Stacked DRAM
    Lee, Chang Yeol
    Kim, Sungchul
    Jun, Hongshin
    Kim, Kyung Whan
    Hong, Sung Joo
    [J]. 2014 SYMPOSIUM ON VLSI TECHNOLOGY (VLSI-TECHNOLOGY): DIGEST OF TECHNICAL PAPERS, 2014,
  • [7] Through-Silicon Via Planning in 3-D Floorplanning
    Tsai, Ming-Chao
    Wang, Ting-Chi
    Hwang, TingTing
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (08) : 1448 - 1457
  • [8] Reliable Via-Middle Copper Through-Silicon Via Technology for 3-D Integration
    Beyne, Eric
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2016, 6 (07): : 985 - 994
  • [9] Overview and outlook of through-silicon via (TSV) and 3D integrations
    Lau, John H.
    [J]. MICROELECTRONICS INTERNATIONAL, 2011, 28 (02) : 8 - 22
  • [10] 8 Gb 3-D DDR3 DRAM Using Through-Silicon-Via Technology
    Kang, Uksong
    Chung, Hoe-Ju
    Heo, Seongmoo
    Park, Duk-Ha
    Lee, Hoon
    Kim, Jin Ho
    Ahn, Soon-Hong
    Cha, Soo-Ho
    Ahn, Jaesung
    Kwon, DukMin
    Lee, Jae-Wook
    Joo, Han-Sung
    Kim, Woo-Seop
    Jang, Dong Hyeon
    Kim, Nam Seog
    Choi, Jung-Hwan
    Chung, Tae-Gyeong
    Yoo, Jei-Hwan
    Choi, Joo Sun
    Kim, Changhyun
    Jun, Young-Hyun
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (01) : 111 - 119