3-D Stacked Technology of DRAM-Logic Controller Using Through-Silicon Via (TSV)

被引:13
|
作者
Shen, Wen-Wei [1 ,2 ]
Lin, Yu-Min [1 ,2 ]
Chen, Shang-Chun [2 ]
Chang, Hsiang-Hung [2 ]
Chang, Tao-Chih [2 ]
Lo, Wei-Chung [2 ]
Lin, Chien-Chung [1 ,2 ]
Chou, Yung-Fa [2 ]
Kwai, Ding-Ming [2 ]
Kao, Ming-Jer [2 ]
Chen, Kuan-Neng [1 ,2 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
[2] Ind Technol Res Inst, Elect & Optoelect Syst Res Labs, Hsinchu 31040, Taiwan
来源
关键词
Backside-via-last TSV; three-dimensional heterogeneous integration; CHIP;
D O I
10.1109/JEDS.2018.2815344
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a four-layer-stacked chip with 45-nm dynamic random access memory (DRAM) dice and 65-nm logic controller, which are interconnected by backside-via-last through-silicon via (TSV) processes. Fabrication of backside-via-last process and multiple die stacking using chip-to-chip bonding are presented with electrical connection between TSV (5-mu m-diameter/ 50-mu m-length) and Cu interconnects. Excellent fabrication of stacked dice verified that the micro bumps with 12-mu m diameter are bonded using three step temperature bonding profile. Further stacked DRAM/ Logic performance and system verifications are demonstrated successfully using 3-D heterogeneous integration.
引用
收藏
页码:396 / 402
页数:7
相关论文
共 50 条
  • [31] Study on copper protrusion of through-silicon via in a 3-D integrated circuit
    Song, Ming
    Wei, Zhiquan
    Wang, Bingying
    Chen, Liu
    Chen, Li
    Szpunar, Jerzy A.
    [J]. MATERIALS SCIENCE AND ENGINEERING A-STRUCTURAL MATERIALS PROPERTIES MICROSTRUCTURE AND PROCESSING, 2019, 755 : 66 - 74
  • [32] Reliability Challenges of Through-Silicon-Via (TSV) Stacked Memory Chips for 3-D Integration: from Transistors to Packages
    Son, Ho-Young
    Lee, Woong-Sun
    Noh, Seung-Kwon
    Suh, Min-Suk
    Oh, Jae-Sung
    Kim, Nam-Seog
    [J]. PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2013,
  • [33] Modeling of Through-Silicon Via's (TSV) with a 3D Planar Integral Equation Solver
    Sercu, Jeannick
    Schwartzmann, Thierry
    [J]. 2014 INTERNATIONAL CONFERENCE ON NUMERICAL ELECTROMAGNETIC MODELING AND OPTIMIZATION FOR RF, MICROWAVE, AND TERAHERTZ APPLICATIONS (NEMO), 2014,
  • [34] Through-Silicon Via Fault-Tolerant Clock Networks for 3-D ICs
    Lung, Chiao-Ling
    Su, Yu-Shih
    Huang, Hsih-Hsiu
    Shi, Yiyu
    Chang, Shih-Chieh
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (07) : 1100 - 1109
  • [35] Impact of Cu Diffusion from Cu Through-Silicon Via (TSV) on Device Reliability in 3-D LSIs Evaluated by Transient Capacitance Measurement
    Lee, Kangwook
    Bea, Jichel
    Ohara, Yuki
    Fukushima, Takafumi
    Tanaka, Tetsu
    Koyanagi, Mitsumasa
    [J]. 2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
  • [36] Bias-dependent High Frequency Characterization of Through-Silicon Via (TSV) for 3D Integration
    Sun, Xin
    Fang, Runiu
    Liu, Huan
    Miao, Min
    Jin, Yufeng
    [J]. 2016 IEEE MTT-S INTERNATIONAL MICROWAVE WORKSHOP SERIES ON ADVANCED MATERIALS AND PROCESSES FOR RF AND THZ APPLICATIONS (IMWS-AMP), 2016,
  • [37] Application Dependency of 3-D Integrated Hybrid Solid-State Drive System with Through-Silicon Via Technology
    Sugiyama, Yusuke
    Yamada, Tomoaki
    Matsui, Chihiro
    Onagi, Takahiro
    Takeuchi, Ken
    [J]. 2016 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP), 2016, : 79 - 82
  • [38] 3-D Integration and Through-Silicon Vias in MEMS and Microsensors
    Wang, Zheyao
    [J]. JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2015, 24 (05) : 1211 - 1244
  • [39] Through-Silicon Hole Interposers for 3-D IC Integration
    Lau, John H.
    Lee, Ching-Kuan
    Zhan, Chau-Jie
    Wu, Sheng-Tsai
    Chao, Yu-Lin
    Dai, Ming-Ji
    Tain, Ra-Min
    Chien, Heng-Chieh
    Hung, Jui-Feng
    Chien, Chun-Hsien
    Cheng, Ren-Shing
    Huang, Yu-Wei
    Cheng, Yu-Mei
    Liao, Li-Ling
    Lo, Wei-Chung
    Kao, Ming-Jer
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (09): : 1407 - 1419
  • [40] Demonstration of A 3D Chip by Logic-DRAM Stacked Using Paired TSV Interconnection through Interface for AI/Edge-Computing Application
    Lu, Chun-Lin
    Chen, Chun Cheng
    Lin, Sheng-Chieh
    Chuang, Chih-Hao
    Shih, Kai-Yao
    Liao, Hsin-Yi
    Huang, Chin-Hung
    Ju, Min-Syong
    Ho, Cheng-Shu
    Chen, Chi Ming
    Chang, Shou-Zen
    [J]. 2023 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI-TSA/VLSI-DAT, 2023,