3-D Stacked Technology of DRAM-Logic Controller Using Through-Silicon Via (TSV)

被引:13
|
作者
Shen, Wen-Wei [1 ,2 ]
Lin, Yu-Min [1 ,2 ]
Chen, Shang-Chun [2 ]
Chang, Hsiang-Hung [2 ]
Chang, Tao-Chih [2 ]
Lo, Wei-Chung [2 ]
Lin, Chien-Chung [1 ,2 ]
Chou, Yung-Fa [2 ]
Kwai, Ding-Ming [2 ]
Kao, Ming-Jer [2 ]
Chen, Kuan-Neng [1 ,2 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
[2] Ind Technol Res Inst, Elect & Optoelect Syst Res Labs, Hsinchu 31040, Taiwan
来源
关键词
Backside-via-last TSV; three-dimensional heterogeneous integration; CHIP;
D O I
10.1109/JEDS.2018.2815344
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes a four-layer-stacked chip with 45-nm dynamic random access memory (DRAM) dice and 65-nm logic controller, which are interconnected by backside-via-last through-silicon via (TSV) processes. Fabrication of backside-via-last process and multiple die stacking using chip-to-chip bonding are presented with electrical connection between TSV (5-mu m-diameter/ 50-mu m-length) and Cu interconnects. Excellent fabrication of stacked dice verified that the micro bumps with 12-mu m diameter are bonded using three step temperature bonding profile. Further stacked DRAM/ Logic performance and system verifications are demonstrated successfully using 3-D heterogeneous integration.
引用
收藏
页码:396 / 402
页数:7
相关论文
共 50 条
  • [41] Demonstration of A 3D Chip by Logic-DRAM Stacked Using Paired TSV Interconnection through Interface for AI/Edge-Computing Application
    Lu, Chun-Lin
    Chen, Chun Cheng
    Lin, Sheng-Chieh
    Chuang, Chih-Hao
    Shih, Kai-Yao
    Liao, Hsin-Yi
    Huang, Chin-Hung
    Ju, Min-Syong
    Ho, Cheng-Shu
    Chen, Chi Ming
    Chang, Shou-Zen
    [J]. 2023 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI-TSA/VLSI-DAT, 2023,
  • [42] Wideband Modeling and Characterization of Coaxial-annular through-silicon via for 3-D ICs
    Mei, Zheng
    Dong, Gang
    [J]. 2017 IEEE 19TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2017,
  • [43] Lagrangian Relaxation Based Pin Assignment and Through-Silicon Via Planning for 3-D SoCs
    Zhong, Wei
    Chen, Song
    Geng, Yang
    Yoshimura, Takeshi
    [J]. 2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [44] Pre-bond Qualification of Through-Silicon Via for the Application of 3-D Chip Stacking
    Hu, Luke
    Chen, Chun-Hung
    Lin, M. J.
    Lin, C. F.
    Yeh, C. T.
    Kuo, C. H.
    Lin, Tony
    Hsu, Steven
    [J]. IEEE 71ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2021), 2021, : 285 - 291
  • [45] A 3-D Rotation-Based Through-Silicon via Redundancy Architecture for Clustering Faults
    Cheong, Minho
    Lee, Ingeol
    Kang, Sungho
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (09) : 1925 - 1934
  • [46] Numerical Laplace Inversion Method for Through-Silicon Via (TSV) Noise Coupling in 3D-IC Design
    Ait Belaid, Khaoula
    Belahrach, Hassan
    Ayad, Hassan
    [J]. ELECTRONICS, 2019, 8 (09)
  • [47] Study of Through-Silicon-Via Impact on the 3-D Stacked IC Layout
    Kim, Dae Hyun
    Athikulwongse, Krit
    Lim, Sung Kyu
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (05) : 862 - 874
  • [48] Design Challenges in 3-D SoC Stacked With a 12.8 GB/s TSV Wide I/O DRAM
    Nomura, Takao
    Mori, Ryo
    Takayanagi, Koji
    Fukuoka, Kazuki
    Nii, Koji
    [J]. IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2016, 6 (03) : 364 - 372
  • [49] Electromagnetic Modeling of Through-Silicon Via (TSV) Interconnections Using Cylindrical Modal Basis Functions
    Han, Ki Jin
    Swaminathan, Madhavan
    Bandyopadhyay, Tapobrata
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2010, 33 (04): : 804 - 817
  • [50] A DLL-Based Test Solution for Through Silicon Via (TSV) in 3D-Stacked ICs
    Rashidzadeh, Rashid
    Jedari, Esrafil
    Supon, Tareq Muhammad
    Mashkovtsev, Vladimir
    [J]. 2015 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2015,