Through-Silicon Via Planning in 3-D Floorplanning

被引:45
|
作者
Tsai, Ming-Chao [1 ]
Wang, Ting-Chi [1 ]
Hwang, TingTing [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Comp Sci, Hsinchu 30013, Taiwan
关键词
3D-IC; floorplan; TSV block; TSV planning;
D O I
10.1109/TVLSI.2010.2050012
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we will study floorplanning in 3-D integrated circuits (3D-ICs). Although literature is abundant on 3D-IC floorplanning, none of them consider the areas and positions of signal through-silicon vias (TSVs). In previous research, signal TSVs are viewed as points during the floorplanning stage. Ignoring the areas, positions and connections of signal TSVs, previous research estimates wirelength by measuring the half-perimeter wirelength of pins in a net only. Experimental results reveal that 29.7% of nets possess signal TSVs that cannot be put into the white space within the bounding boxes of pins. Moreover, the total wirelength is underestimated by 26.8% without considering the positions of signal TSVs. The considerable error in wirelength estimation severely degrades the optimality of the floorplan result. Therefore, in this paper, we will propose a two-stage 3-D fixed-outline floorplaning algorithm. Stage one simultaneously plans hard macros and TSV-blocks for wirelength reduction. Stage two improves the wirelength by reassigning signal TSVs. Experimental results show that stage one outperforms a post-processing TSV planning algorithm in successful rate by 57%. Compared to the post-processing TSV planning algorithm, the average wirelength of our result is shorter by 22.3%. In addition, stage two further reduces the wirelength by 3.45% without any area overhead.
引用
收藏
页码:1448 / 1457
页数:10
相关论文
共 50 条
  • [1] Whitespace Insertion for Through-Silicon Via Planning on 3-D SoCs
    Zhong, Wei
    Chen, Song
    Yoshimura, Takeshi
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 913 - 916
  • [2] 3-D through-silicon via technology
    Vardaman, E. Jan
    [J]. Electronic Device Failure Analysis, 2008, 10 (04): : 30 - 32
  • [3] Lagrangian Relaxation Based Pin Assignment and Through-Silicon Via Planning for 3-D SoCs
    Zhong, Wei
    Chen, Song
    Geng, Yang
    Yoshimura, Takeshi
    [J]. 2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [4] Integrated Algorithm for 3-D IC Through-Silicon Via Assignment
    Liu, Xiaodong
    Yeap, Gary
    Tao, Jun
    Zeng, Xuan
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (03) : 655 - 666
  • [5] Modeling Annular Through-Silicon Via Pairs in 3-D Integration
    Chen, Aobo
    Liang, Feng
    Wang, Gaofeng
    Wang, Bing-Zhong
    [J]. 2015 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2015,
  • [6] Effect of Radiation on Reliability of Through-Silicon via for 3-D Packaging Systems
    Zeng, Qinghua
    Chen, Jing
    Jin, Yufeng
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2017, 17 (04) : 708 - 712
  • [7] Modeling, Fabrication, and Characterization of 3-D Capacitor Embedded in Through-Silicon Via
    Lin, Ye
    Tan, Chuan Seng
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2018, 8 (09): : 1524 - 1532
  • [8] The Modeling of DC Current Crowding for Through-silicon Via in 3-D IC
    Liu, Song
    Shan, Guang-Bao
    Xie, Cheng-Min
    Wu, Long-Sheng
    Yi, Lei
    [J]. 2015 16TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, 2015,
  • [9] Sensitivity Analysis of Through-Silicon Via (TSV) Interconnects for 3-D ICs
    Zhao, Wen-Sheng
    Hu, Jun
    Yin, Wen-Yan
    [J]. 2011 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2011,
  • [10] 3-D Packaging With Through-Silicon Via (TSV) for Electrical and Fluidic Interconnections
    Khan, Navas
    Yu, Li Hong
    Pin, Tan Siow
    Ho, Soon Wee
    Kripesh, Vaidyanathan
    Pinjala, Damaruganath
    Lau, John H.
    Chuan, Toh Kok
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (02): : 221 - 228